# **QorlQ Integrated Processor Hardware**Specifications The following list provides an overview of the feature set: - Dual high-performance 32-bit cores, built on Power Architecture technology: - 36-bit physical addressing - Double-precision floating-point support - 32 Kbyte L1 instruction cache and 32 Kbyte L1 data cache for each core - 533 MHz to 800 MHz clock frequency - 256 Kbyte L2 cache with ECC. Also configurable as SRAM and stashing memory. - Three 10/100/1000 Mbps enhanced three-speed Ethernet controllers (eTSECs) - TCP/IP acceleration, quality of service, and classification capabilities - IEEE® 1588 support - Lossless flow control - MII, RMII, RGMII, SGMII - High-speed interfaces supporting various multiplexing options: - Four SerDes up to 2.5 GHz/lane multiplexed across controllers - Two PCI Express interfaces - Two SGMII interfaces - High-Speed USB controller (USB 2.0) - Host and device support - Enhanced host controller interface (EHCI) - ULPI interface to PHY - Enhanced secure digital host controller (SD/MMC) - Enhanced Serial peripheral interface (eSPI) - Integrated security engine - Protocol support includes ARC4, 3DES, AES, RSA/ECC, RNG, single-pass SSL/TLS - XOR acceleration - 32-bit DDR2/DDR3 SDRAM memory controller with ECC support - Programmable interrupt controller (PIC) compliant with OpenPIC standard - One four-channel DMA controller - Two I<sup>2</sup>C controllers, DUART, timers - Enhanced local bus controller (eLBC) - QUICC Engine block - Operating junction temperature (Tj) range: 0–125°C and –40°C to 125°C (industrial specification) - 31 × 31 mm 689-pin WB-TePBGA II (wire bond temperature-enhanced plastic BGA) Whilst e2v technologies has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v technologies accepts no liability beyond the set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein. e2v technologies (uk) limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU United Kingdom Holding Company: e2v technologies plc Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492 © e2v technologies (uk) limited 2015 This figure shows the major functional units within the P1021. Figure 0-1. P1021 Block Diagram #### 1. PIN ASSIGNMENTS AND RESET STATES #### 1.1 Ball Layout Diagrams The following figures show the top view of the 689-pin BGA ball map diagram and detailed quadrant views. Figure 1-1. P1021 Top View Ball Map Figure 1-2. P1021 Detail A Ball Map Figure 1-3. P1021 Detail B Ball Map Figure 1-4. P1021 Detail C Ball Map Figure 1-5. P1021 Detail D Ball Map ### 1.2 Pinout Assignments This table provides the pinout listing. **Table 1-1.** P1021 Pinout Listing | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|------------------------|----------|------------------|------| | | DDR SDRAM Memory Inter | face | | | | MDQ00 | AJ8 | I/O | GV <sub>DD</sub> | - | | MDQ01 | AH8 | I/O | GV <sub>DD</sub> | - | | MDQ02 | AH5 | 1/0 | GV <sub>DD</sub> | _ | | MDQ03 | AJ4 | 1/0 | GV <sub>DD</sub> | _ | | MDQ04 | AJ9 | I/O | GV <sub>DD</sub> | - | | MDQ05 | AH9 | 1/0 | GV <sub>DD</sub> | - | | MDQ06 | AH6 | 1/0 | GV <sub>DD</sub> | - | | MDQ07 | AJ5 | 1/0 | GV <sub>DD</sub> | - | | MDQ08 | AF8 | 1/0 | GV <sub>DD</sub> | _ | | MDQ09 | AE8 | 1/0 | GV <sub>DD</sub> | _ | | MDQ10 | AF5 | 1/0 | GV <sub>DD</sub> | _ | | MDQ11 | AG4 | 1/0 | GV <sub>DD</sub> | - | | MDQ12 | AG9 | 1/0 | GV <sub>DD</sub> | - | | MDQ13 | AF9 | 1/0 | GV <sub>DD</sub> | _ | | MDQ14 | AE6 | 1/0 | GV <sub>DD</sub> | - | | MDQ15 | AE5 | 1/0 | GV <sub>DD</sub> | - | | MDQ16 | AH3 | 1/0 | GV <sub>DD</sub> | _ | | MDQ17 | AH2 | 1/0 | GV <sub>DD</sub> | _ | | MDQ18 | AE1 | 1/0 | GV <sub>DD</sub> | - | | MDQ19 | AE2 | 1/0 | GV <sub>DD</sub> | _ | | MDQ20 | AH4 | 1/0 | GV <sub>DD</sub> | _ | | MDQ21 | AJ3 | 1/0 | GV <sub>DD</sub> | _ | | MDQ22 | AF2 | 1/0 | GV <sub>DD</sub> | - | | MDQ23 | AF1 | 1/0 | GV <sub>DD</sub> | _ | | MDQ24 | AD4 | 1/0 | GV <sub>DD</sub> | _ | | MDQ25 | AC4 | 1/0 | GV <sub>DD</sub> | - | | MDQ26 | Y5 | 1/0 | GV <sub>DD</sub> | _ | | MDQ27 | W5 | 1/0 | GV <sub>DD</sub> | _ | | MDQ28 | AF3 | 1/0 | GV <sub>DD</sub> | - | | MDQ29 | AE4 | I/O | GV <sub>DD</sub> | _ | | MDQ30 | AB5 | I/O | GV <sub>DD</sub> | _ | | MDQ31 | Y4 | I/O | GV <sub>DD</sub> | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|--------------------|----------|------------------|------| | NC22 | G4 | NC | _ | _ | | NC23 | G3 | NC | _ | - | | NC24 | E2 | NC | _ | - | | NC25 | E4 | NC | - | _ | | NC26 | Н5 | NC | _ | - | | NC27 | H4 | NC | _ | - | | NC28 | F2 | NC | - | _ | | NC29 | E1 | NC | _ | - | | NC30 | C1 | NC | _ | - | | NC31 | C3 | NC | - | _ | | NC32 | В4 | NC | - | _ | | NC33 | A4 | NC | - | _ | | NC34 | D1 | NC | - | _ | | NC35 | D2 | NC | - | _ | | NC36 | В3 | NC | - | _ | | NC37 | A3 | NC | _ | - | | NC38 | C5 | NC | _ | - | | NC39 | E6 | NC | - | _ | | NC40 | D9 | NC | _ | - | | NC41 | E9 | NC | - | _ | | NC42 | C4 | NC | - | _ | | NC43 | E5 | NC | - | _ | | NC44 | E8 | NC | _ | - | | NC45 | D8 | NC | _ | - | | NC46 | A6 | NC | _ | - | | NC47 | В7 | NC | _ | - | | NC48 | B10 | NC | _ | - | | NC49 | A11 | NC | _ | - | | NC50 | A5 | NC | _ | - | | NC51 | В6 | NC | _ | - | | NC52 | B9 | NC | _ | - | | NC53 | A10 | NC | _ | _ | | MECC00 | AD2 | 1/0 | GV <sub>DD</sub> | - | | MECC01 | AC2 | I/O | GV <sub>DD</sub> | - | | MECC02 | W1 | I/O | GV <sub>DD</sub> | - | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------|--------------------|----------|------------------|------| | MECC03 | V3 | I/O | GV <sub>DD</sub> | - | | MECC04 | AB2 | I/O | GV <sub>DD</sub> | - | | MECC05 | AD1 | I/O | GV <sub>DD</sub> | - | | MECC06 | Y1 | I/O | GV <sub>DD</sub> | - | | MECC07 | V6 | I/O | GV <sub>DD</sub> | - | | MAPAR_ERR_B | N5 | I | GV <sub>DD</sub> | - | | MAPAR_OUT | R5 | 0 | GV <sub>DD</sub> | - | | MDM00 | AH7 | 0 | GV <sub>DD</sub> | - | | MDM01 | AE7 | 0 | GV <sub>DD</sub> | - | | MDM02 | AH1 | 0 | GV <sub>DD</sub> | _ | | MDM03 | AC1 | 0 | GV <sub>DD</sub> | _ | | NC57 | G1 | NC | _ | _ | | NC58 | C2 | NC | _ | _ | | NC59 | F8 | NC | _ | _ | | NC60 | A7 | NC | _ | _ | | MDM08 | AA4 | 0 | GV <sub>DD</sub> | _ | | MDQS00 | AJ6 | 1/0 | GV <sub>DD</sub> | - | | MDQS01 | AF6 | 1/0 | GV <sub>DD</sub> | _ | | MDQS02 | AG2 | 1/0 | GV <sub>DD</sub> | _ | | MDQS03 | AB3 | I/O | GV <sub>DD</sub> | - | | NC61 | F3 | NC | _ | - | | NC62 | B2 | NC | _ | _ | | NC63 | D7 | NC | _ | - | | NC64 | A9 | NC | _ | - | | MDQS08 | AA1 | 1/0 | GV <sub>DD</sub> | _ | | MDQS_B00 | AJ7 | I/O | GV <sub>DD</sub> | - | | MDQS_B01 | AF7 | I/O | GV <sub>DD</sub> | _ | | MDQS_B02 | AG1 | I/O | GV <sub>DD</sub> | _ | | MDQS_B03 | AB4 | I/O | GV <sub>DD</sub> | _ | | NC65 | F4 | NC | _ | _ | | NC66 | B1 | NC | _ | - | | NC67 | D6 | NC | _ | _ | | NC68 | A8 | NC | _ | _ | | MDQS_B08 | AB1 | I/O | GV <sub>DD</sub> | _ | | <br>MBA00 | K5 | 0 | GV <sub>DD</sub> | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------|--------------------|----------|------------------|------| | MBA01 | L5 | О | GV <sub>DD</sub> | - | | MBA02 | Т4 | 0 | GV <sub>DD</sub> | - | | MA00 | L6 | О | GV <sub>DD</sub> | - | | MA01 | M2 | 0 | GV <sub>DD</sub> | - | | MA02 | M1 | О | GV <sub>DD</sub> | - | | MA03 | M5 | О | GV <sub>DD</sub> | - | | MA04 | N1 | 0 | GV <sub>DD</sub> | _ | | MA05 | P1 | О | GV <sub>DD</sub> | - | | MA06 | N4 | 0 | GV <sub>DD</sub> | - | | MA07 | P3 | 0 | GV <sub>DD</sub> | - | | MA08 | P2 | 0 | GV <sub>DD</sub> | _ | | MA09 | R1 | 0 | GV <sub>DD</sub> | - | | MA10 | К6 | О | GV <sub>DD</sub> | _ | | MA11 | R4 | 0 | GV <sub>DD</sub> | - | | MA12 | Т5 | 0 | GV <sub>DD</sub> | - | | MA13 | J5 | О | GV <sub>DD</sub> | _ | | MA14 | Т3 | 0 | GV <sub>DD</sub> | _ | | MA15 | U4 | 0 | GV <sub>DD</sub> | _ | | MWE_B | К2 | О | GV <sub>DD</sub> | _ | | MRAS_B | К1 | 0 | GV <sub>DD</sub> | - | | MCAS_B | 13 | 0 | GV <sub>DD</sub> | - | | MCS_B00 | J2 | О | GV <sub>DD</sub> | - | | MCS_B01 | J6 | 0 | GV <sub>DD</sub> | - | | NC69 | J1 | NC | - | - | | NC70 | G2 | NC | - | - | | MCKE00 | U5 | 0 | GV <sub>DD</sub> | (8) | | MCKE01 | V1 | 0 | GV <sub>DD</sub> | (8) | | NC71 | U6 | NC | _ | - | | NC72 | V2 | NC | - | - | | МСК00 | U2 | 0 | GV <sub>DD</sub> | - | | MCK01 | AD8 | 0 | GV <sub>DD</sub> | - | | MCK02 | D4 | 0 | GV <sub>DD</sub> | - | | МСК03 | T2 | 0 | GV <sub>DD</sub> | - | | NC73 | AC6 | NC | _ | - | | NC74 | F5 | NC | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------------|--------------------|----------|------------------------|------| | MCK_B00 | U1 | 0 | GV <sub>DD</sub> | - | | MCK_B01 | AD7 | 0 | GV <sub>DD</sub> | - | | MCK_B02 | D5 | 0 | GV <sub>DD</sub> | - | | MCK_B03 | T1 | 0 | GV <sub>DD</sub> | _ | | NC75 | AC5 | NC | - | - | | NC76 | F6 | NC | - | - | | MODT00 | H1 | 0 | GV <sub>DD</sub> | - | | MODT01 | H6 | 0 | GV <sub>DD</sub> | _ | | NC77 | J4 | NC | - | _ | | NC78 | F1 | NC | _ | _ | | MDIC00 | C10 | I/O | GV <sub>DD</sub> | (14) | | MDIC01 | F10 | I/O | GV <sub>DD</sub> | (14) | | | SerDes | 1 | | | | SD_TX_3 | AD18 | 0 | XV <sub>DD</sub> _SRDS | - | | SD_TX_2 | AE17 | 0 | XV <sub>DD</sub> _SRDS | - | | SD_TX_1 | AE13 | 0 | XV <sub>DD</sub> _SRDS | _ | | SD_TX_0 | AD12 | 0 | XV <sub>DD</sub> _SRDS | _ | | SD_TX_B3 | AE18 | 0 | XV <sub>DD</sub> _SRDS | _ | | SD_TX_B2 | AF17 | 0 | XV <sub>DD</sub> _SRDS | _ | | SD_TX_B1 | AF13 | 0 | XV <sub>DD</sub> _SRDS | _ | | SD_TX_B0 | AE12 | 0 | XV <sub>DD</sub> _SRDS | _ | | SD_RX_3 | AH18 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_2 | AH16 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_1 | AH14 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_0 | AH12 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_B3 | AJ18 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_B2 | AJ16 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_B1 | AJ14 | I | SV <sub>DD</sub> _SRDS | _ | | SD_RX_B0 | AJ12 | I | SV <sub>DD</sub> _SRDS | _ | | SD_REF_CLK | AG15 | I | SV <sub>DD</sub> _SRDS | _ | | SD_REF_CLK_B | AF15 | I | SV <sub>DD</sub> _SRDS | _ | | SD_PLL_TPD | AE15 | 0 | XV <sub>DD</sub> _SRDS | (10) | | SD_IMP_CAL_RX | AG11 | I | XV <sub>DD</sub> _SRDS | (23) | | SD_IMP_CAL_TX | AF19 | I | XV <sub>DD</sub> _SRDS | (23) | | SD_PLL_TPA | AD16 | 0 | XV <sub>DD</sub> _SRDS | (10) | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------------|-----------------------------------|----------|------------------|---------| | | Enhanced Local Bus Controller Int | erface | | | | LAD00 | B18 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD01 | E20 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD02 | A19 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD03 | B20 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD04 | D19 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD05 | A18 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD06 | B17 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD07 | C20 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD08/CE_PA0 | F19 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD09 | E10 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD10 | B16 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD11 | D14 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD12 | D17 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD13 | E11 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD14 | A16 | I/O | BV <sub>DD</sub> | (4)(19) | | LAD15 | C15 | I/O | BV <sub>DD</sub> | (4)(19) | | LDP00/CE_PA11 | E18 | I/O | BV <sub>DD</sub> | (7) | | LDP01/CE_PA12 | B19 | I/O | BV <sub>DD</sub> | (7) | | LA16/CE_PA4 | B21 | I/O | BV <sub>DD</sub> | (20) | | LA17/CE_PA5 | A22 | I/O | BV <sub>DD</sub> | (6)(13) | | LA18/CE_PA6 | C21 | I/O | BV <sub>DD</sub> | (4) | | LA19/CE_PA7 | F21 | I/O | BV <sub>DD</sub> | (4) | | LA20/CE_PA8 | E12 | I/O | BV <sub>DD</sub> | (4)(17) | | LA21/CE_PA9 | A21 | I/O | BV <sub>DD</sub> | (4)(17) | | LA22/CE_PA10 | D11 | I/O | BV <sub>DD</sub> | (4)(17) | | LA23/CE_PA17 | E22 | I/O | BV <sub>DD</sub> | (4) | | LA24/CE_PA18 | F20 | I/O | BV <sub>DD</sub> | (4) | | LA25/CE_PA19 | E21 | I/O | BV <sub>DD</sub> | (4) | | LA26/CE_PA20 | B22 | I/O | BV <sub>DD</sub> | (4) | | LA27/CE_PA21 | F18 | I/O | BV <sub>DD</sub> | (6)(20) | | LA28/CE_PA13 | A23 | 1/0 | BV <sub>DD</sub> | (6)(13) | | LA29/CE_PA25 | B23 | 1/0 | BV <sub>DD</sub> | _ | | LA30/CE_PA26 | C23 | 1/0 | BV <sub>DD</sub> | _ | | LA31/CE_PA30 | D23 | I/O | BV <sub>DD</sub> | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |------------------------|----------------------------|----------|------------------|--------| | LCS_B00 | D20 | 0 | BV <sub>DD</sub> | (7) | | LCS_B01 | A12 | 0 | BV <sub>DD</sub> | (7) | | LCS_B02 | E19 | 0 | BV <sub>DD</sub> | (7) | | LCS_B03 | D21 | 0 | BV <sub>DD</sub> | (7) | | LCS_B04/CE_PA22 | F11 | I/O | BV <sub>DD</sub> | (7) | | LCS_B05/CE_PA23 | D15 | I/O | BV <sub>DD</sub> | (7) | | LCS_B06/CE_PA24 | D13 | 0 | BV <sub>DD</sub> | (7) | | LCS_B07/CE_PA27 | A17 | 0 | BV <sub>DD</sub> | (7) | | LWE_B00 | F12 | 0 | BV <sub>DD</sub> | (5)(6) | | LWE_B01/CE_PB9 | D12 | I/O | BV <sub>DD</sub> | | | LBCTL/CE_PB20 | E17 | I/O | BV <sub>DD</sub> | (5) | | LALE | C17 | 0 | BV <sub>DD</sub> | (5) | | LGPL0/CE_PA1 | B12 | 1/0 | BV <sub>DD</sub> | | | LGPL1/CE_PA2 | C13 | 1/0 | BV <sub>DD</sub> | | | LGPL2 | A20 | 0 | BV <sub>DD</sub> | (5) | | LGPL3/CE_PA3 | D10 | 1/0 | BV <sub>DD</sub> | (4) | | LGPL4 | B13 | 1/0 | BV <sub>DD</sub> | (24) | | LGPL5/CE_PA14 | C19 | 1/0 | BV <sub>DD</sub> | (4) | | LCLK00/CE_PA28 | B15 | 1/0 | BV <sub>DD</sub> | - | | LCLK01/CE_PA16 | A15 | 1/0 | BV <sub>DD</sub> | _ | | CE_PB2 | A13 | 1/0 | - | - | | CE_PB3 | A14 | 1/0 | - | _ | | | DMA | | | | | DMA1_DREQ_B00 | Y28 | I | OV <sub>DD</sub> | _ | | CE_PB18 | W28 | I/O | OV <sub>DD</sub> | - | | DMA1_DACK_B00 | T28 | 0 | OV <sub>DD</sub> | (25) | | CFG_MEM_DEBUG /CE_PB19 | T29 | I/O | OV <sub>DD</sub> | - | | DMA1_DDONE_B00 | T26 | 0 | OV <sub>DD</sub> | (13) | | CFG_DDR_DEBUG /CE_PA29 | Y29 | 1/0 | OV <sub>DD</sub> | - | | | Programmable Interrupt Con | troller | | | | UDE0_B | J27 | I | OV <sub>DD</sub> | (2) | | UDE1_B | K28 | I | OV <sub>DD</sub> | (2) | | MCP0_B | AA27 | I | OV <sub>DD</sub> | (2) | | MCP1_B | M25 | I | OV <sub>DD</sub> | (2) | | IRQ00 | L24 | I | OV <sub>DD</sub> | - | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------------------|-----------------------------------|-----------|------------------|--------| | IRQ01 | K26 | I | OV <sub>DD</sub> | - | | IRQ02 | К29 | 1 | OV <sub>DD</sub> | - | | IRQ03 | N25 | 1 | $OV_{DD}$ | - | | IRQ04 | L26 | I | OV <sub>DD</sub> | - | | IRQ05 | L29 | I | OV <sub>DD</sub> | - | | IRQ06 / CE_PB10 | K27 | 1 | $OV_{DD}$ | - | | IRQ_OUT_B | N29 | 0 | OV <sub>DD</sub> | (2)(3) | | | Voltage Select | | | | | LVDD_VSEL | M28 | I | OV <sub>DD</sub> | (18) | | BVDD_VSEL0 | M29 | I | OV <sub>DD</sub> | (18) | | BVDD_VSEL1 | M27 | I | OV <sub>DD</sub> | (18) | | CVDD_VSEL0 | L28 | I | OV <sub>DD</sub> | (18) | | CVDD_VSEL1 | L27 | I | OV <sub>DD</sub> | (18) | | · | 1588 | | | | | TSEC_1588_CLK_IN | AG21 | I | LV <sub>DD</sub> | _ | | TSEC_1588_TRIG_IN1 | AH20 | I | LV <sub>DD</sub> | _ | | TSEC_1588_TRIG_IN2 | AG20 | I | LV <sub>DD</sub> | _ | | TSEC_1588_ALARM_OUT1 | AE20 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC_1588_ALARM_OUT2 | AJ20 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC_1588_CLK_OUT | AG22 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC_1588_PULSE_OUT1 | AH21 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC_1588_PULSE_OUT2 | AJ22 | 0 | LV <sub>DD</sub> | (4)(6) | | · | Ethernet Management Interfa | ce | | | | EC_MDC | AD20 | 0 | LV <sub>DD</sub> | (4)(6) | | EC_MDIO | AJ21 | I/O | LV <sub>DD</sub> | - | | · | Gigabit Ethernet Reference Clo | ock | | | | EC_GTX_CLK125 | AF24 | I | LV <sub>DD</sub> | (16) | | · | Enhanced Three Speed Ethernet Cor | troller 1 | | | | TSEC1_TXD07/TSEC3_TXD03 | AF22 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TXD06/TSEC3_TXD02 | AD22 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TXD05/TSEC3_TXD01 | AD23 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TXD04/TSEC3_TXD00 | AE21 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TXD03 | AJ25 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TXD02 | AH28 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TXD01 | AE25 | 0 | LV <sub>DD</sub> | (4)(6) | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------------------------|-------------------------------|----------|------------------|--------| | TSEC1_TXD00 | AD24 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TX_EN | AH24 | 0 | LV <sub>DD</sub> | (22) | | TSEC1_TX_ER | AF23 | 0 | LV <sub>DD</sub> | (4)(6) | | TSEC1_TX_CLK/TSEC1_GTX_CLK125 | AJ24 | I | LV <sub>DD</sub> | _ | | TSEC1_GTX_CLK | AG25 | 0 | LV <sub>DD</sub> | _ | | TSEC1_CRS/TSEC3_RX_DV | AJ27 | 1/0 | LV <sub>DD</sub> | - | | TSEC1_COL/TSEC3_RX_CLK | AH26 | I | LV <sub>DD</sub> | - | | TSEC1_RXD07/TSEC3_RXD03 | AG23 | I | LV <sub>DD</sub> | - | | TSEC1_RXD06/TSEC3_RXD02 | AH22 | I | LV <sub>DD</sub> | - | | TSEC1_RXD05/TSEC3_RXD01 | AJ23 | I | LV <sub>DD</sub> | _ | | TSEC1_RXD04/TSEC3_RXD00 | AE24 | I | LV <sub>DD</sub> | _ | | TSEC1_RXD03 | AJ28 | I | LV <sub>DD</sub> | _ | | TSEC1_RXD02 | AE22 | I | LV <sub>DD</sub> | _ | | TSEC1_RXD01 | AD21 | I | LV <sub>DD</sub> | _ | | TSEC1_RXD00 | AH25 | I | LV <sub>DD</sub> | _ | | TSEC1_RX_DV | AJ26 | I | LV <sub>DD</sub> | _ | | TSEC1_RX_ER | AH23 | I | LV <sub>DD</sub> | _ | | TSEC1_RX_CLK | AG26 | I | LV <sub>DD</sub> | _ | | | Three Speed Ethernet Controll | er 3 | | | | NC82 | AE26 | NC | - | _ | | NC83 | AF26 | NC | - | _ | | TSEC3_TX_EN | AB24 | 0 | LV <sub>DD</sub> | (22) | | TSEC3_GTX_CLK | AB25 | 0 | LV <sub>DD</sub> | _ | | NC84 | AG29 | NC | - | _ | | NC85 | AA25 | NC | - | _ | | CFG_DRAM_TYPE | AF27 | I | LV <sub>DD</sub> | _ | | NC86 | Y24 | NC | - | _ | | NC87 | AA26 | NC | - | _ | | CFG_IO_PORTS3 | AE29 | I | LV <sub>DD</sub> | _ | | NC88 | AA24 | NC | - | _ | | NC89 | AG28 | NC | - | - | | TSEC3_RX_ER | AD25 | 1/0 | LV <sub>DD</sub> | - | | TSEC3_TX_CLK | AE27 | I | LV <sub>DD</sub> | - | | NC90 | AD27 | NC | - | - | | NC91 | AB26 | NC | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-----------------------|--------------------|----------|------------------|---------| | NC92 | AC26 | NC | - | - | | NC93 | AD26 | NC | - | - | | NC94 | AB27 | NC | - | _ | | NC95 | AD28 | NC | - | _ | | NC96 | AF29 | NC | - | _ | | NC97 | AF28 | NC | - | _ | | NC98 | AD29 | NC | - | - | | NC99 | AE28 | NC | _ | _ | | NC100 | AC29 | NC | - | _ | | 1 | DUART | , | | | | UART_SOUT00 | J26 | О | OV <sub>DD</sub> | (17) | | UART_SOUT01/CE_PB17 | J25 | I/O | OV <sub>DD</sub> | (6) | | UART_SIN00 | H29 | I | OV <sub>DD</sub> | _ | | UART_SIN01/CE_PB16 | G24 | I/O | OV <sub>DD</sub> | _ | | UART_CTS_B00 | J28 | I | OV <sub>DD</sub> | - | | UART_CTS_B01/CE_PB14 | H24 | I/O | OV <sub>DD</sub> | - | | UART_RTS_B00 | J29 | 0 | OV <sub>DD</sub> | (5) | | UART_RTS_B01/CE_PB15 | J24 | 0 | OV <sub>DD</sub> | (5) | | 1 | I2C | 1 | | | | IIC1 | H28 | I/O | OV <sub>DD</sub> | (3)(12) | | IIC1_SCL | G27 | 1/0 | OV <sub>DD</sub> | (3)(12) | | IIC2_SDA/CE_PB21 | H26 | I/O | OV <sub>DD</sub> | (3)(12) | | IIC2_SCL/CE_PB22 | H25 | I/O | OV <sub>DD</sub> | (3)(12) | | I. | eSDHC | | | | | SDHC_DATA00 | G28 | I/O | CV <sub>DD</sub> | _ | | SDHC_DATA01 | F27 | I/O | CV <sub>DD</sub> | _ | | SDHC_DATA02 | G25 | I/O | CV <sub>DD</sub> | _ | | SDHC_DATA03 | G26 | I/O | CV <sub>DD</sub> | _ | | SDHC_CMD | F26 | 1/0 | CV <sub>DD</sub> | _ | | SDHC_CLK | G29 | 0 | CV <sub>DD</sub> | _ | | | SPI | | | | | SPI_MISO | F28 | I | CV <sub>DD</sub> | _ | | SPI_MOSI | F25 | 1/0 | CV <sub>DD</sub> | _ | | SPI_CSO_B/SDHC_DATA04 | D28 | 1/0 | CV <sub>DD</sub> | _ | | SPI_CS1_B/SDHC_DATA05 | E26 | I/O | CV <sub>DD</sub> | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Not | |-----------------------|--------------------------|----------|------------------|------| | SPI_CS2_B/SDHC_DATA06 | F29 | 1/0 | CV <sub>DD</sub> | - | | SPI_CS3_B/SDHC_DATA07 | E29 | 1/0 | CV <sub>DD</sub> | - | | SPI_CLK | D29 | 0 | CV <sub>DD</sub> | - | | | USB | | | | | USB_NXT | B26 | I | CV <sub>DD</sub> | - | | USB_DIR | A28 | I | CV <sub>DD</sub> | - | | USB_STP | B29 | 0 | CV <sub>DD</sub> | (25) | | USB_PWRFAULT | C29 | I | CV <sub>DD</sub> | - | | USB_CLK | D27 | 1 | CV <sub>DD</sub> | - | | USB_D07 | C28 | I/O | CV <sub>DD</sub> | - | | USB_D06 | C25 | I/O | CV <sub>DD</sub> | - | | USB_D05 | B28 | I/O | CV <sub>DD</sub> | - | | USB_D04 | B25 | I/O | CV <sub>DD</sub> | - | | USB_D03 | D26 | I/O | CV <sub>DD</sub> | - | | USB_D02 | A27 | 1/0 | CV <sub>DD</sub> | - | | USB_D01 | A26 | I/O | CV <sub>DD</sub> | - | | USB_D00 | C26 | 1/0 | CV <sub>DD</sub> | - | | | General-Purpose Input/Ou | tput | | | | CE_PB4 | R28 | I/O | OV <sub>DD</sub> | - | | CE_PB6 | R26 | I/O | OV <sub>DD</sub> | - | | CE_PB11 | P29 | I/O | OV <sub>DD</sub> | - | | CE_PB7 | N24 | I/O | OV <sub>DD</sub> | - | | CE_PB5 | U29 | I/O | OV <sub>DD</sub> | - | | CE_PB0 | R24 | I/O | OV <sub>DD</sub> | - | | CE_PA31 | R29 | I/O | OV <sub>DD</sub> | - | | CE_PB1 | R25 | I/O | OV <sub>DD</sub> | - | | SDHC_CD/CE_PB12 | F22 | I/O | BV <sub>DD</sub> | - | | SDHC_WP/CE_PB13 | A24 | I/O | BV <sub>DD</sub> | - | | USB_PCTL0/CE_PB8 | A25 | 1/0 | BV <sub>DD</sub> | - | | USB_PCTL1/CE_PA15 | D24 | 1/0 | BV <sub>DD</sub> | - | | CE_PB29 | F23 | I/O | BV <sub>DD</sub> | - | | CE_PB30 | E23 | 1/0 | BV <sub>DD</sub> | - | | CE_PB31 | F24 | 1/0 | BV <sub>DD</sub> | - | | CE_PC0 | E24 | I/O | BV <sub>DD</sub> | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |------------------------------------------------|--------------------|----------|------------------|---------| | HRESET_B | W25 | I | OV <sub>DD</sub> | - | | HRESET_REQ_B | U24 | 0 | OV <sub>DD</sub> | (13) | | SRESET_B | W24 | I | OV <sub>DD</sub> | _ | | CKSTP_INO_B | AA29 | I | OV <sub>DD</sub> | (2) | | CKSTP_IN1_B | AB29 | I | OV <sub>DD</sub> | (2) | | CKSTP_OUTO_B | V25 | 0 | OV <sub>DD</sub> | (2)(3) | | CKSTP_OUT1_B | Y27 | 0 | OV <sub>DD</sub> | (2)(3) | | · | Debug | | | | | TRIG_IN | AB28 | I | OV <sub>DD</sub> | _ | | TRIG_OUT | U28 | О | OV <sub>DD</sub> | (6)(13) | | READY_P1 | W26 | 0 | OV <sub>DD</sub> | (6) | | MSRCID00/LB_MSRCID00/<br>PLL_PER_OUT00/CE_PB23 | P28 | 1/0 | OV <sub>DD</sub> | - | | MSRCID01/LB_MSRCID01/<br>PLL_PER_OUT01/CE_PB24 | R27 | I/O | OV <sub>DD</sub> | (13) | | MSRCID02/LB_MSRCID02/<br>PLL_PER_OUT02/CE_PB25 | P27 | I/O | OV <sub>DD</sub> | (13) | | MSRCID03/LB_MSRCID03/<br>PLL_PER_OUT03/CE_PB26 | P26 | I/O | OV <sub>DD</sub> | (13) | | MSRCID04/LB_MSRCID04/<br>PLL_UP_DN/CE_PB27 | N26 | 1/0 | OV <sub>DD</sub> | (17) | | MDVAL/LB_MDVAL/<br>PLL_PER_VALID/CE_PB28 | M24 | I/O | OV <sub>DD</sub> | (13) | | | Clocks | | | | | CLK_OUT | T24 | 0 | OV <sub>DD</sub> | (8) | | RTC | K24 | I | OV <sub>DD</sub> | _ | | DDRCLK | AC9 | I | OV <sub>DD</sub> | (15) | | SYSCLK | W29 | I | OV <sub>DD</sub> | _ | | - | DFT | | | | | SCAN_MODE_B | W27 | I | OV <sub>DD</sub> | (13) | | TEST_SEL_B | AA28 | I | OV <sub>DD</sub> | (25) | | 1 | JTAG | 1 | 1 | | | TCK | V29 | I | OV <sub>DD</sub> | _ | | TDI | T25 | I | OV <sub>DD</sub> | (9) | | TDO | V28 | 0 | OV <sub>DD</sub> | (8) | | TMS | U26 | I | OV <sub>DD</sub> | (9) | | TRST_B | V26 | ı | OV <sub>DD</sub> | (9) | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------------------|-----------------------|---------------------------|------------------|----------| | ASLEEP | U25 | 0 | OV <sub>DD</sub> | (13) | | NC1 | G6 | NC | _ | - | | NC2 | Y14 | NC | _ | - | | NC3 | Y15 | NC | - | - | | NC4 | Y16 | NC | _ | - | | NC5 | AE10 | NC | _ | - | | NC6 | AF10 | NC | - | _ | | NC9 | E14 | NC | _ | _ | | NC10 | E13 | NC | _ | _ | | NC15 | W6 | NC | _ | _ | | | Power and Ground Sign | als | | | | GND | AH10 | _ | - | - | | GND | AJ10 | _ | _ | _ | | GND | AD10 | _ | _ | _ | | THERM1 | E16 | Internal Diode<br>Anode | - | (26) | | THERM0 | E15 | Internal Diode<br>Cathode | - | (26) | | AGND_SRDS | AD15 | _ | _ | - | | AV <sub>DD</sub> _CORE0 | F16 | _ | _ | (11)(21) | | AV <sub>DD</sub> _CORE1 | F15 | | _ | (11)(21) | | AV <sub>DD</sub> _DDR | Y10 | _ | _ | (11) | | NC102 | F14 | NC | _ | _ | | AV <sub>DD</sub> _PLAT | V24 | _ | _ | (11) | | AV <sub>DD</sub> _SRDS | AD14 | _ | _ | (11) | | $BV_DD$ | B24 | _ | _ | _ | | $BV_DD$ | C12 | _ | _ | _ | | BV <sub>DD</sub> | C14 | _ | _ | _ | | BV <sub>DD</sub> | C16 | _ | _ | _ | | BV <sub>DD</sub> | C22 | _ | _ | _ | | BV <sub>DD</sub> | D18 | _ | _ | _ | | BV <sub>DD</sub> | G20 | _ | _ | _ | | CV <sub>DD</sub> | C27 | _ | _ | _ | | CV <sub>DD</sub> | E25 | _ | _ | _ | | CV <sub>DD</sub> | E27 | _ | _ | _ | | GV <sub>DD</sub> | A2 | _ | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |------------------|--------------------|----------|--------------|------| | GV <sub>DD</sub> | В8 | - | - | - | | GV <sub>DD</sub> | B11 | - | _ | - | | GV <sub>DD</sub> | C7 | _ | _ | _ | | GV <sub>DD</sub> | C9 | - | _ | _ | | GV <sub>DD</sub> | D3 | _ | _ | _ | | GV <sub>DD</sub> | E7 | - | _ | - | | GV <sub>DD</sub> | F9 | - | - | - | | $GV_DD$ | G10 | - | _ | _ | | $GV_DD$ | H2 | _ | _ | - | | GV <sub>DD</sub> | К3 | _ | _ | - | | $GV_DD$ | К7 | _ | _ | - | | $GV_DD$ | L2 | _ | _ | - | | $GV_DD$ | L3 | _ | _ | - | | $GV_DD$ | L4 | _ | _ | - | | $GV_DD$ | N3 | _ | _ | - | | $GV_DD$ | N6 | _ | _ | - | | $GV_DD$ | P4 | _ | _ | - | | $GV_{DD}$ | R2 | _ | _ | - | | $GV_DD$ | U3 | _ | _ | - | | $GV_DD$ | V5 | _ | _ | - | | $GV_{DD}$ | W3 | _ | _ | - | | $GV_{DD}$ | Y2 | _ | _ | - | | $GV_{DD}$ | AA2 | _ | _ | _ | | $GV_{DD}$ | AA3 | _ | _ | _ | | $GV_DD$ | AA5 | _ | _ | - | | $GV_DD$ | AA7 | _ | _ | - | | $GV_{DD}$ | AB6 | _ | _ | - | | GV <sub>DD</sub> | AD5 | _ | _ | - | | $GV_{DD}$ | AD9 | _ | _ | - | | $GV_DD$ | AE3 | _ | _ | - | | $GV_DD$ | AF4 | _ | _ | - | | $GV_DD$ | AG6 | _ | _ | - | | $GV_DD$ | AG8 | _ | _ | - | | $GV_DD$ | AJ2 | _ | _ | _ | | LV <sub>DD</sub> | Y23 | _ | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |------------------------|--------------------|----------|--------------|------| | LV <sub>DD</sub> | AC21 | _ | - | _ | | LV <sub>DD</sub> | AC25 | _ | _ | _ | | LV <sub>DD</sub> | AC27 | _ | _ | _ | | LV <sub>DD</sub> | AE23 | - | - | _ | | LV <sub>DD</sub> | AF21 | _ | _ | _ | | LV <sub>DD</sub> | AF25 | _ | _ | _ | | LV <sub>DD</sub> | AH27 | _ | - | _ | | LV <sub>DD</sub> | AH29 | _ | _ | _ | | SV <sub>DD</sub> _SRDS | AG16 | _ | - | _ | | SV <sub>DD</sub> _SRDS | AH13 | _ | _ | _ | | SV <sub>DD</sub> _SRDS | AH17 | _ | _ | _ | | SV <sub>DD</sub> _SRDS | AJ11 | _ | _ | _ | | SV <sub>DD</sub> _SRDS | AJ15 | _ | _ | _ | | SV <sub>DD</sub> _SRDS | AJ19 | _ | _ | _ | | SGND_SRDS | AG12 | _ | _ | _ | | SGND_SRDS | AG13 | _ | _ | _ | | SGND_SRDS | AG14 | _ | _ | _ | | SGND_SRDS | AG17 | _ | _ | _ | | SGND_SRDS | AG18 | _ | _ | _ | | SGND_SRDS | AG19 | _ | _ | _ | | SGND_SRDS | AH11 | _ | - | _ | | SGND_SRDS | AH15 | _ | _ | _ | | SGND_SRDS | AH19 | _ | - | _ | | SGND_SRDS | AJ13 | _ | - | _ | | SGND_SRDS | AJ17 | _ | _ | _ | | XV <sub>DD</sub> _SRDS | AD13 | _ | - | _ | | XV <sub>DD</sub> _SRDS | AD17 | _ | - | _ | | XV <sub>DD</sub> _SRDS | AE11 | _ | _ | _ | | XV <sub>DD</sub> _SRDS | AE19 | _ | _ | - | | XV <sub>DD</sub> _SRDS | AF14 | _ | _ | - | | XV <sub>DD</sub> _SRDS | AF16 | _ | - | _ | | XGND_SRDS | AD11 | _ | _ | - | | XGND_SRDS | AD19 | _ | _ | - | | XGND_SRDS | AE14 | _ | - | _ | | XGND_SRDS | AE16 | _ | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |------------------|--------------------|----------|--------------|------| | XGND_SRDS | AF11 | _ | _ | - | | XGND_SRDS | AF12 | - | _ | - | | XGND_SRDS | AF18 | _ | _ | _ | | XGND_SRDS | AG10 | - | _ | - | | MVREF | R6 | _ | _ | _ | | $OV_DD$ | K23 | _ | _ | - | | OV <sub>DD</sub> | L25 | - | - | - | | $OV_DD$ | N27 | _ | _ | - | | $OV_DD$ | P25 | _ | _ | - | | OV <sub>DD</sub> | U27 | - | - | - | | $OV_DD$ | Y26 | _ | _ | _ | | NC103 | F13 | NC | _ | _ | | NC104 | P6 | NC | - | _ | | $V_{DD}$ | K10 | | _ | _ | | $V_{DD}$ | K11 | | _ | _ | | $V_{DD}$ | K12 | | _ | _ | | $V_{DD}$ | К13 | | _ | _ | | $V_{DD}$ | K14 | | _ | _ | | $V_{DD}$ | L10 | | _ | _ | | $V_{DD}$ | M10 | | _ | _ | | $V_{DDC}$ | K15 | _ | _ | _ | | $V_{DDC}$ | K17 | _ | _ | _ | | $V_{DDC}$ | К19 | _ | _ | _ | | $V_{DDC}$ | K16 | _ | _ | _ | | $V_{DDC}$ | L20 | - | - | _ | | $V_{DDC}$ | K18 | _ | - | 1 | | $V_{DDC}$ | K20 | _ | _ | - | | $V_{DDC}$ | N10 | _ | _ | - | | $V_{DDC}$ | N20 | - | - | - | | $V_{DDC}$ | M20 | - | _ | _ | | $V_{DDC}$ | R10 | - | - | - | | $V_{DDC}$ | R20 | _ | _ | _ | | $V_{DDC}$ | P10 | _ | _ | _ | | $V_{DDC}$ | P20 | _ | _ | _ | | $V_{DDC}$ | U10 | _ | _ | - | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-----------|--------------------|----------|--------------|------| | $V_{DDC}$ | U20 | _ | - | _ | | $V_{DDC}$ | T10 | _ | _ | _ | | $V_{DDC}$ | Т20 | _ | _ | _ | | $V_{DDC}$ | W10 | _ | _ | _ | | $V_{DDC}$ | V10 | _ | _ | _ | | $V_{DDC}$ | V20 | _ | _ | _ | | $V_{DDC}$ | W20 | _ | - | _ | | $V_{DDC}$ | Y11 | _ | _ | _ | | $V_{DDC}$ | Y19 | _ | _ | _ | | GND | A1 | _ | _ | _ | | GND | A29 | _ | _ | _ | | GND | B5 | _ | _ | _ | | GND | B14 | _ | _ | _ | | GND | B27 | _ | _ | _ | | GND | C6 | _ | _ | _ | | GND | C8 | _ | _ | _ | | GND | C11 | _ | _ | _ | | GND | C18 | _ | _ | _ | | GND | C24 | _ | - | _ | | GND | D16 | _ | _ | _ | | GND | D22 | _ | _ | _ | | GND | D25 | _ | _ | _ | | GND | E3 | _ | _ | _ | | GND | E28 | _ | _ | _ | | GND | F7 | _ | _ | _ | | GND | G5 | _ | _ | _ | | GND | G9 | _ | _ | _ | | GND | G21 | _ | _ | _ | | GND | Н3 | _ | _ | - | | GND | H27 | _ | _ | - | | GND | J7 | _ | _ | _ | | GND | J23 | _ | _ | - | | GND | К4 | _ | _ | - | | GND | F17 | _ | _ | _ | | GND | L12 | _ | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|--------------------|----------|--------------|------| | GND | L14 | _ | _ | - | | GND | L16 | _ | - | - | | GND | L18 | _ | _ | _ | | GND | M11 | _ | - | _ | | GND | K25 | _ | _ | _ | | GND | L1 | _ | - | - | | GND | L11 | - | - | - | | GND | L13 | - | - | _ | | GND | L15 | _ | - | _ | | GND | L17 | _ | - | _ | | GND | L19 | _ | - | _ | | GND | M3 | _ | _ | - | | GND | M4 | _ | _ | - | | GND | M6 | _ | _ | - | | GND | M19 | _ | _ | - | | GND | M12 | _ | _ | _ | | GND | M13 | _ | _ | - | | GND | M14 | _ | _ | - | | GND | M15 | _ | _ | - | | GND | M16 | _ | - | _ | | GND | M17 | _ | - | _ | | GND | M18 | _ | _ | - | | GND | P11 | _ | _ | - | | GND | M26 | _ | _ | - | | GND | N2 | - | - | _ | | GND | N11 | _ | _ | - | | GND | N12 | _ | - | _ | | GND | N13 | _ | _ | - | | GND | N14 | - | - | _ | | GND | N15 | _ | _ | _ | | GND | N16 | - | - | _ | | GND | N17 | - | _ | _ | | GND | N18 | - | _ | _ | | GND | N19 | - | - | _ | | GND | N28 | _ | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|--------------------|----------|--------------|------| | GND | P5 | _ | - | - | | GND | P19 | _ | - | - | | GND | P12 | _ | - | _ | | GND | P13 | _ | - | _ | | GND | P14 | _ | - | _ | | GND | P15 | _ | _ | _ | | GND | P16 | _ | - | _ | | GND | P17 | _ | _ | - | | GND | P18 | _ | _ | _ | | GND | T11 | _ | _ | - | | GND | P24 | _ | - | - | | GND | R3 | _ | - | - | | GND | R11 | _ | - | - | | GND | R12 | _ | _ | _ | | GND | R13 | _ | _ | _ | | GND | R14 | _ | - | _ | | GND | R15 | _ | _ | _ | | GND | R16 | _ | _ | _ | | GND | R17 | _ | _ | - | | GND | R18 | _ | _ | _ | | GND | R19 | _ | _ | _ | | GND | T6 | _ | _ | _ | | GND | T19 | _ | _ | _ | | GND | T12 | _ | _ | _ | | GND | T13 | _ | _ | _ | | GND | T14 | _ | _ | _ | | GND | T15 | _ | _ | _ | | GND | T16 | _ | _ | _ | | GND | T17 | _ | _ | _ | | GND | T18 | _ | _ | _ | | GND | V11 | _ | - | _ | | GND | T27 | _ | _ | _ | | GND | U11 | _ | _ | _ | | GND | U12 | _ | _ | _ | | GND | U13 | _ | _ | _ | Table 1-1.P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------------|--------------------|----------|--------------|------| | GND | U14 | _ | _ | - | | GND | U15 | - | _ | - | | GND | U16 | - | _ | - | | GND | U17 | - | _ | - | | GND | U18 | - | _ | _ | | GND | U19 | - | _ | _ | | GND | V4 | - | _ | - | | GND | V19 | _ | _ | _ | | GND | V12 | _ | _ | _ | | GND | V13 | _ | _ | - | | GND | V14 | _ | _ | - | | GND | V15 | _ | _ | - | | GND | V16 | _ | _ | - | | GND | V17 | _ | _ | - | | GND | V18 | _ | _ | - | | GND | W12 | _ | _ | ı | | GND | V27 | _ | _ | - | | GND | W2 | _ | _ | ı | | GND | W4 | _ | _ | ı | | GND | W11 | _ | _ | - | | GND | W13 | _ | _ | - | | GND | W14 | _ | _ | ı | | GND | W15 | _ | _ | - | | GND | W16 | _ | _ | - | | GND | W17 | _ | _ | - | | GND | W19 | _ | _ | - | | GND | Y3 | _ | _ | - | | GND | Y6 | _ | _ | _ | | GND | Y7 | _ | _ | _ | | GND | W18 | _ | _ | _ | | $V_{ extsf{DDC}}$ | Y12 | _ | _ | _ | | GND | Y13 | _ | _ | _ | | GND | Y17 | _ | _ | _ | | $V_{ extsf{DDC}}$ | Y18 | _ | _ | _ | | V <sub>DDC</sub> | Y20 | _ | _ | _ | **Table 1-1.** P1021 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|--------------------|----------|--------------|------| | GND | Y25 | - | - | _ | | GND | AA6 | _ | - | _ | | GND | AA23 | _ | - | _ | | GND | AC3 | - | - | _ | | GND | AC10 | _ | - | _ | | GND | AC20 | - | - | _ | | GND | AC24 | _ | - | _ | | GND | AC28 | - | - | _ | | GND | AD3 | _ | - | _ | | GND | AD6 | _ | - | _ | | GND | AE9 | _ | - | _ | | GND | AF20 | _ | - | _ | | GND | AG3 | _ | - | _ | | GND | AG5 | _ | - | _ | | GND | AG7 | _ | - | _ | | GND | AG24 | - | - | _ | | GND | AG27 | _ | - | _ | | GND | AJ1 | - | - | _ | | GND | AJ29 | - | - | _ | Notes: 1. All multiplexed signals are listed only once and do not re-occur. - 2. Recommend that a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. - 3. This pin is an open drain signal. - 4. This pin is a reset configuration pin. It has a weak internal pull-up, P-FET, which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7 k $\Omega$ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, a pull-up or active driver is needed. - 5. The value of LALE, LGPL2, LBCTL, LWE\_B00, UART\_SOUT1, and READY\_P1 at reset sets the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-k $\Omega$ pull-up or pull-down resistors. See *P1021 QorlQ Integrated Processor Reference Manual* for clock ratio settings. - 6. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin is described as an I/O for boundary scan. - 7. If this pin is configured for local bus controller usage, it is recommended that a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to BV<sub>DD</sub>, ensuring that there is no random chip select assertion due to possible noise or other factors. - 8. This output is actively driven during reset rather than being three-stated during reset. - 9. These JTAG pins have weak internal pull-up P-FETs that are always enabled. - 10. Do not connect. - 11. Independent supplies derived from board V<sub>DD</sub>. - 12. Recommend that a pull-up resistor (~1 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. - 13. These <u>pins must NOT</u> be pulled down by a resistor or the component they are connected to during power-on reset: LA28, LA17, HRESET\_REQ, MSRCID[1:3], MDVAL, ASLEEP, DMA1\_DDONE\_B00, SCAN\_MODE\_B, TRIG\_OUT. - 14. For DDR2 MDIC[0] is grounded through an $18.2\Omega$ (full-strength mode) or $36.4\Omega$ (half-strength mode) precision 1% resistor and Dn\_MDIC[1] is connected to $GV_{DD}$ through an $18.2\Omega$ (full-strength mode) or $36.4\Omega$ (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR IOs. The calibration resistor value for DDR3 should be $20\Omega$ (full-strength mode) or $40\Omega$ (half-strength mode). - 15. DDRCLK input is only required when the P1021DDR controller is running in asynchronous mode. When the DDR controller is configured to run in synchronous mode via POR setting cfg\_ddr\_pll[0:2] = 111, the DDRCLK input is not required. It is recommended that users tie it off to GND when DDR controller is running in synchronous mode. See the "Clock Signals" section and the "DDR Complex Clock PLL Ratio" table in the "DDR PLL Ratio" section of the P1021 QorlQ Integrated Host Processor Family Reference Manual, for a more detailed description of DDR controller operation in asynchronous and synchronous modes. - 16. EC\_GTX\_CLK125 is a 125 MHz input clock shared among all eTSEC ports in the following modes: RGMII. If none of the eTSEC ports is operating in these modes, the EC\_GTX\_CLK125 input can be tied off to GND. - 17. These POR configuration inputs may be used in the future to control functionality. It is advised that boards are built with the ability to pull-down these pins. LA[20:22], UART\_SOUT[0], and MSRCID[4] are reserved for future reset configuration. - 18. Incorrect settings can lead to irreversible device damage. - 19. The value of LAD[0:15] during reset sets the upper 16 bits of the GPPORCR. - 20. The value of LA27 and LA16 during reset is used to determine CPU boot configuration. See the "CPU Boot POR Configuration," section in the applicable device reference manual. - 21. It must be the same as V<sub>DD</sub>\_Core. - 22. When eTSEC1 and eTSEC3 are used as parallel interfaces, pins TSEC1\_TX\_EN and TSEC3\_TX\_EN requires an external 4.7-k\_ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. However, because of the pull-down resistor on TSEC3\_TX\_EN cause the eSDHC card-detect (cfg\_sdhc\_cd\_pol\_sel) to be inverted, the inversion should be overridden from the SDHCDCR [CD\_INV] debug control register. - 23. SD\_IMP\_CAL\_RX should be grounded through an 200 $\Omega$ precision 1% resistor and SD\_IMP\_CAL\_TX is grounded through an 100 $\Omega$ precision 1% resistor. - 24. For systems which boot from Local Bus (GPCM)-controlled NOR flash or (FCM)-controlled NAND flash, a pull-up on LGPL4 is required. - 25. Refer to AN4259 for the correct settings. - 26. These pins may be connected to a temperature diode monitoring device such as the On Semiconductor, NCT1008<sup>™</sup>. If a temperature diode monitoring device is not connected, these pins may be connected to test point or left as a no connect. #### 2. ELECTRICAL CHARACTERISTICS This section provides the AC and DC electrical specifications. The processor is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. #### 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. #### 2.1.1 Absolute Maximum Ratings This table provides the absolute maximum ratings. **Table 2-1.** Absolute Maximum Ratings<sup>(1)</sup> | Characteristic | | Symbol | Max Value | Unit | Note | |------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|--------| | Core 0 and platf | orm supply voltage | $V_{DDC}$ | -0.3 to 1.05 | V | - | | Core 1 supply vo | oltage | $V_{DD}$ | -0.3 to 1.05 | V | _ | | PLL supply volta | ge | $\begin{array}{c} {\sf AV_{DD}\_CORE0} \\ {\sf AV_{DD}\_CORE1} \\ {\sf AV_{DD}\_DDR} \\ {\sf AV_{DD}\_PLAT} \\ {\sf AV_{DD}\_SRDS} \end{array}$ | -0.3 to 1.05 | V | (8) | | Core power sup | ply for SerDes transceivers | SV <sub>DD</sub> _SRDS | -0.3 to 1.05 | V | _ | | Pad power supp | ly for SerDes transceivers | XV <sub>DD</sub> _SRDS | -0.3 to 1.05 | V | - | | DDR2/3 DRAM I | /O voltage | $GV_DD$ | -0.3 to 1.98 | V | _ | | Three-speed Eth | nernet I/O, MII management voltage (eTSEC) | LV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75 | V | (1)(4) | | DUART, system | control and power management, I <sup>2</sup> C, and JTAG I/O voltage | $OV_DD$ | -0.3 to 3.63 | V | _ | | USB, eSPI, eSDH | С | $CV_DD$ | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V | - | | Enhanced local | bus I/O voltage | BV <sub>DD</sub> | -0.3 to 3.63 | V | - | | | DDR2/DDR3 DRAM signals | MVIN | -0.3 to (GV <sub>DD</sub> + 0.3) | V | (2)(7) | | | DDR2/DDR3 DRAM reference | $MV_REF$ | $-0.3$ to $(GV_{DD}/2 + 0.3)$ | V | _ | | | Three-speed Ethernet signals | LVIN | -0.3 to (LV <sub>DD</sub> + 0.3) | V | (3)(7) | | Input voltage | Enhanced local bus signals | BVIN | -0.3 to (BV <sub>DD</sub> + 0.3) | _ | (5) | | iliput voitage | DUART, SYSCLK, system control and power management, I2C, clocking, I/O voltage select, and JTAG I/O voltage | OVIN | -0.3 to (OV <sub>DD</sub> + 0.3) | V | (6)(7) | | | USB, eSPI, eSDHC | CV <sub>IN</sub> | -0.3 to (CV <sub>DD</sub> + 0.3) | V | (4) | | | SerDes signals | XV <sub>IN</sub> | -0.3 to (XV <sub>DD</sub> + 0.3) | V | - | | Storage temper | ature range | T <sub>STG</sub> | -55 to 150 | °C | - | Notes: 1. Functional operating conditions are given in Table 2-2 on page 31. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. Caution: $LV_{IN}$ must not exceed $LV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 4. Caution: CV<sub>IN</sub> must not exceed CV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 5. Caution: BV<sub>IN</sub> must not exceed BV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 6. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 7. (C,X,B,G,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2-1 on page 32. - 8. AV<sub>DD</sub> is measured at the input to the filter (as shown in AN4259) and not at the pin of the device. #### 2.1.2 Recommended Operating Conditions This table provides the recommended operating conditions for this device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed. Table 2-2. Recommended Operating Conditions | Characteristic | | Symbol | Recommended Value | Unit | Notes | |--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-------| | Core 0 and platfor | m supply voltage | $V_{DDC}$ | 1.0 ± 50 mV | V | (1) | | Core 1 supply volta | age | V <sub>DD</sub> | 1.0 ± 50 mV | V | (1) | | PLL supply voltage | | $\begin{array}{c} {\rm AV_{DD\_CORE0}} \\ {\rm AV_{DD\_CORE1}} \\ {\rm AV_{DD\_DDR}} \\ {\rm AV_{DD\_PLAT}} \\ {\rm AV_{DD\_SRDS}} \end{array}$ | 1.0 ± 50 mV | V | - | | Core power supply | for SerDes transceivers | SV <sub>DD</sub> _SRDS | 1.0 ± 50 mV | V | - | | Pad power supply | for SerDes transceivers and PCI Express | XV <sub>DD</sub> _SRDS | 1.0 ± 50 mV | V | _ | | DDR2 DRAM I/O v | oltage | $GV_DD$ | 1.8 V ± 90 mV | V | _ | | DDR3 DRAM I/O v | oltage | $GV_DD$ | 1.5 V ± 75 mV | _ | _ | | Three-speed Ethernet I/O voltage (eTSEC) | | LV <sub>DD</sub> | $3.3 \text{ V} \pm 165 \text{ mV}$<br>$2.5 \text{ V} \pm 125 \text{ mV}$ | V | _ | | DUART, system control and power management, I <sup>2</sup> C, QUICC Engine block, and JTAG I/O voltage | | OV <sub>DD</sub> | 3.3 V ± 165 mV | V | - | | Enhanced local bu | s I/O and QUICC Engine block voltage | $BV_DD$ | 3.3 V ± 165 mV | V | - | | USB, eSPI, eSDHC | USB, eSPI, eSDHC | | $3.3 \text{ V} \pm 165 \text{ mV}$<br>$2.5 \text{ V} \pm 125 \text{ mV}$<br>$1.8 \text{ V} \pm 90 \text{ mV}$ | V | - | | | DDR2/3 DRAM signals | MV <sub>IN</sub> | GND to GV <sub>DD</sub> | V | - | | | DDR2/3 DRAM reference | MV <sub>REF</sub> | GND to GV <sub>DD</sub> /2 | V | - | | | Three-speed Ethernet signals | LV <sub>IN</sub> | GND to LV <sub>DD</sub> | V | - | | Input voltage | Enhanced local bus signals | BV <sub>IN</sub> | GND to BV <sub>DD</sub> | V | - | | | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | - | | | USB, eSPI, eSDHC | CV <sub>IN</sub> | GND to CV <sub>DD</sub> | V | _ | | Junction temperat | ure range | T <sub>A</sub> /T <sub>J</sub> | –55 to 125 Military<br>–40 to 125 Industrial | °C | (3) | Notes: 1. **Caution:** Until $V_{DD}$ reaches its recommended operating voltage, $V_{DD}$ may exceed L/C/B/G/OV<sub>DD</sub> by up to 0.7 V. If 0.7 V is exceeded, extra current will be drawn by the device. - Caution: Until V<sub>DD</sub> reaches its recommended operating voltage, if L/C/B/G/OV<sub>DD</sub> exceeds V<sub>DD</sub>, extra current may be drawn by the device. - 3. Min temp is specified with $T_A$ ; Max temp is specified with $T_J$ . This figure shows the undershoot and overshoot voltages at the interfaces of the device **Figure 2-1.** Overshoot/Undershoot Voltage for BV<sub>DD</sub>/CV<sub>DD</sub>/GV<sub>DD</sub>/LV<sub>DD</sub>/OV<sub>DD</sub> Note: 1. $t_{CLOCK}$ refers to the clock period associated with the respective interface: For I<sup>2</sup>C and JTAG, $t_{CLOCK}$ references SYSCLK. For DDR, t<sub>CLOCK</sub> references MCK. For eTSEC, t<sub>CLOCK</sub> references EC\_GTX\_CLK125. For eLBC, t<sub>CLOCK</sub> references LCLK. The core voltage must always be provided at nominal 1.0 V (see Table 2-2 on page 31 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2-2. The input voltage threshold scales with respect to the associated I/O supply voltage. $OV_{DD}$ and $LV_{DD}$ based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The SDRAM interface uses a differential receiver referenced the externally supplied MVREF signal (nominally set to $GV_{DD}/2$ ). The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded. #### 2.1.3 Output Driver Characteristics This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates. **Table 2-3.** Output Drive Capability | Driver Type | Output Impedance ( $\Omega$ ) | Supply Voltage | Note | |------------------------------|----------------------------------------------------|-------------------------------------------------------|------| | Enhanced local bus interface | 45 | BV <sub>DD</sub> = 3.3 V | - | | DDR2 signal (programmable) | 18 (full-strength mode)<br>36 (half-strength mode) | GV <sub>DD</sub> = 1.8 V | (1) | | DDR 3 signal (programmable) | 20 (full-strength mode)<br>40 (half-strength mode) | GV <sub>DD</sub> = 1.5 V | (1) | | TSEC signals | 45 | LV <sub>DD</sub> = 2.5/3.3 V | _ | | DUART, system control, JTAG | 45 | OV <sub>DD</sub> = 3.3 V | - | | ı <sup>2</sup> c | 45 | OV <sub>DD</sub> = 3.3 V | _ | | USB, SPI, eSDHC | 45 | $CV_{DD} = 3.3 V$ $CV_{DD} = 2.5 V$ $CV_{DD} = 1.8 V$ | ı | Note: 1. The drive strength of the DDR2/3 interface in half-strength mode is at $\tau_i = 105$ °C and at $GV_{DD}$ (min) #### 2.2 Power Sequencing The processor requires that its power rails be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up: - 1. $V_{DD}$ , $V_{DDC}$ , $AV_{DD}$ , $BV_{DD}$ , $LV_{DD}$ , $CV_{DD}$ , $OV_{DD}$ , $SV_{DD\ SRDS}$ and, $XV_{DD\ SRDS}$ - 2. $GV_{DD}$ All supplies must be at their stable values within 50 ms. Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs. To guarantee MCKE low during power-up, the above sequencing for $GV_{DD}$ is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, the sequencing for $GV_{DD}$ is not required. #### **NOTE** From a system standpoint, if any of the I/O power supplies ramp prior to the $V_{DD}$ core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device. #### 2.3 Power Down Requirements The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started. #### 2.4 RESET Initialization This section describes the AC electrical specifications for the RESET initialization timing requirements. This table provides the RESET initialization AC timing specifications for the DDR SDRAM component(s). **Table 2-4.** RESET Initialization Timing Specifications | Parameter/Condition | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------------------|-----|-----|---------|--------| | Required assertion time of HRESET | 25 | _ | μs | (1)(2) | | Minimum assertion time of TRESET simultaneous to HRESET assertion | 25 | _ | ns | (3) | | Maximum rise/fall time of HRESET | _ | 1 | SYSCLK | _ | | Minimum assertion time for SRESET | 3 | _ | SYSCLKs | (4) | | Input setup time for POR configs (other than PLL config) with respect to negation of HRESET | 4 | _ | SYSCLKs | (4) | | Input hold time for all POR configs (including PLL config) with respect to negation of HRESET | 2 | _ | SYSCLKs | (4) | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _ | 5 | SYSCLKs | (4) | Notes: 1. There may be some extra current leakage when driving signals high during this time. - 2. Reset assertion timing requirements for DDR3 DRAMs may differ. - 3. TRST is an asynchronous level sensitive signal. For guidance on how this requirement can be met, refer to the JTAG signal termination guidelines in AN4259. - 4. SYSCLK is the primary clock input for the processor. This table provides the PLL lock times. Table 2-5. PLL Lock Times | Parameter/Condition | Min | Max | Unit | Note | |---------------------|-----|-----|------|------| | PLL lock times | _ | 100 | μs | _ | #### 2.5 Power-on Ramp Rate This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid falsely triggering the ESD circuitry. This table provides the power supply ramp rate specifications. **Table 2-6.** Power Supply Ramp Rate | Parameter | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|--------| | Required ramp rate for all voltage supplies (including OVDD/CVDD/GVDD/SVDD/LVDD, All VDD supplies, MVREF and all AVDD supplies.) | _ | 36000 | V/s | (1)(2) | Notes: 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry. 2. Over full recommended operating temperature range (see Table 2-2 on page 31). #### 2.6 **Power Characteristics** The core power dissipation for the core complex bus (CCB) versus the core frequency for this family of QorIQ devices is shown in this table. **Table 2-7. Core Power Dissipation** | Core Frequency<br>(MHz) | Platform<br>Frequency<br>(MHz) | V <sub>DD</sub> (V) | Power Mode | Junction<br>Temperature<br>(°C) | Power (W) | Notes | |-------------------------|--------------------------------|---------------------|------------|---------------------------------|-----------|--------------| | 533 | 266 | 1 | Typical | 65 | 1.69 | (1)(2)(3) | | | | | Thermal | 105 | 2.56 | (1)(4)(5) | | | | | | 125 | 2.79 | (1)(4)(5) | | | | | Maximum | 105 | 2.63 | (1)(5)(6)(7) | | | | | | 125 | 2.85 | (1)(5)(6)(7) | | 667 | 333 | 1 | Typical | 65 | 1.83 | (1)(2)(3) | | | | | Thermal | 105 | 2.71 | (1)(4)(5) | | | | | | 125 | 2.93 | (1)(4)(5) | | | | | Maximum | 105 | 2.79 | (1)(5)(6)(7) | | | | | | 125 | 3.01 | (1)(5)(6)(7) | | 800 | 400 | 1 | Typical | 65 | 2.4 | (1)(2)(3) | | | | | Thermal | 105 | 3.2 | (1)(4)(5) | | | | | | 125 | 3.5 | (1)(4)(5) | | | | | Maximum | 105 | 3.3 | (1)(5)(6)(7) | | | | | | 125 | 3.6 | (1)(5)(6)(7) | - Notes: 1. Combined power of V<sub>DD</sub>, VDDC, and AVDD\_n with DDR controller/s and all SerDes banks active. Does not include I/O power. - 2. Typical power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform with 90% activity factor. - 3. Typical power based on nominal processed device. - 4. Thermal power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform at 90% activity factor. - 5. Thermal and maximum power are based on worst case processed device. - 6. Maximum power assumes Dhrystone running with activity factor at 100% (on all cores) and executing DMA on the platform at 100% activity factor. - 7. Maximum power provided for power supply design sizing. #### 2.6.1 I/O DC Power Supply Recommendation This table provides estimated I/O power numbers for each block: DDR, PCIe, eLBC, eTSEC, SGMII, eSDHC, USB, eSPI, DUART, $I^2C$ , and GPIO. **Table 2-8.** I/O Power Supply Estimated Values | Interface | Parameter | Symbol | Typical | Unit | Notes | |-----------------------------------|-------------------|----------------------------|---------|------|-----------| | DDR3 75% utilization | 600 MHz data rate | GV <sub>DD</sub> (1.5 V) | 0.76 | W | (1)(2) | | | 667 MHz data rate | GV <sub>DD</sub> (1.5 V) | 0.82 | W | (1)(2) | | DDR3 40% utilization | 600 MHz data rate | GV <sub>DD</sub> (1.5 V) | 0.57 | W | (1)(2) | | | 667 MHz data rate | GV <sub>DD</sub> (1.5 V) | 0.63 | W | (1)(2) | | PCI Express | ×1, 2.5 G-baud | X/SV <sub>DD</sub> (1.0 V) | 0.11 | W | (1) | | | ×2, 2.5 G-baud | X/SV <sub>DD</sub> (1.0 V) | 0.15 | W | (1) | | | ×4, 2.5 G-baud | X/SV <sub>DD</sub> (1.0 V) | 0.229 | W | (1) | | SGMII | ×1, 1.25G-baud | X/SV <sub>DD</sub> (1.0 V) | 0.096 | W | (1) | | eLBC | 16-bit, 83MHz | BV <sub>DD</sub> (1.8 V) | 0.017 | W | (1)(3) | | | | BV <sub>DD</sub> (2.5 V) | 0.03 | W | (1)(3) | | | | BV <sub>DD</sub> (3.3 V) | 0.047 | W | (1)(3) | | eTSEC | RGMII | LV <sub>DD</sub> (2.5 V) | 0.075 | W | (1)(3)(4) | | | | LV <sub>DD</sub> (3.3 V) | 0.124 | W | (1)(3)(4) | | eSDHC | _ | CV <sub>DD</sub> (1.8 V) | 0.005 | W | (1)(3) | | | | CV <sub>DD</sub> (2.5 V) | 0.009 | W | (1)(3) | | | | CV <sub>DD</sub> (3.3 V) | 0.014 | W | (1)(3) | | USB | _ | CV <sub>DD</sub> (1.8 V) | 0.004 | W | (1)(3) | | | | CV <sub>DD</sub> (2.5 V) | 0.008 | W | (1)(3) | | | | CV <sub>DD</sub> (3.3 V) | 0.012 | W | (1)(3) | | eSPI | _ | CV <sub>DD</sub> (1.8 V) | 0.004 | W | (1)(3) | | | | CV <sub>DD</sub> (2.5 V) | 0.006 | W | (1)(3) | | | | CV <sub>DD</sub> (3.3 V) | 0.01 | W | (1)(3) | | I <sup>2</sup> C | _ | OV <sub>DD</sub> (3.3 V) | 0.002 | W | (1)(3) | | DUART | _ | OV <sub>DD</sub> (3.3 V) | 0.006 | W | (1)(3) | | IEEE1588 | _ | LV <sub>DD</sub> (2.5 V) | 0.004 | W | (1)(3) | | | | LV <sub>DD</sub> (3.3 V) | 0.007 | W | (1)(3) | | QUICC Engine block<br>(UTOPIA) L2 | - | BV <sub>DD</sub> (3.3 V) | 0.08 | W | (1)(3) | Notes: - 1. The typical values are estimates based on simulations 65 C junction temperature. - 2. DDR power numbers are based on 2 rank DIMM. - 3. Assuming 15 pF total capacitance load per pin. - 4. The current values are per each eTSEC used. - 5. GPIO ×8 support on $\mathrm{OV}_\mathrm{DD}$ and ×8 on $\mathrm{BV}_\mathrm{DD}$ rail supply. #### 2.7 **Input Clocks** This section discusses the system clock timing, SYSCLK and spread spectrum sources, real time clock timing, eTSEC Gigabit reference clock timing, DDR clock timing, and other input clocks. #### NOTE: The rise / fall time on QE input pins should not exceed 5ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of Vcc; fall time refers to transitions from 90% to 10% of Vcc. #### 2.7.1 **System Clock Timing** This table provides the system clock (SYSCLK) DC specifications. Table 2-9. SYSCLK DC Electrical Characteristics (At Recommended Operating Conditions with $OV_{DD} = 3.3 \text{ V} \pm 0.00$ 165 mV) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-----------------------------------------------------------------------------|-----------------|-----|---------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.8 | V | (1) | | Input capacitance | C <sub>IN</sub> | - | 7 | 15 | pf | _ | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD</sub> ) | I <sub>IN</sub> | _ | _ | ±50 | μΑ | (2) | - 1. The max V<sub>IH</sub>, and min V<sub>IL</sub> values can be found in Table 2-2 on page 31. - 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-2. This table provides the system clock (SYSCLK) AC timing specifications. SYSCLK AC Timing Specifications (At Recommended Operating Conditions with $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ ) Table 2-10. | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------|---------------------------------------|-----|---------|------|------|-------| | SYSCLK frequency | f <sub>SYSCLK</sub> | 64 | _ | 100 | MHz | (1) | | SYSCLK cycle time | t <sub>SYSCLK</sub> | 10 | _ | 15 | ns | _ | | SYSCLK duty cycle | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40 | _ | 60 | % | (2) | | SYSCLK slew rate | _ | 1 | _ | 4 | V/ns | (3) | | SYSCLK peak period jitter | _ | _ | _ | ±150 | ps | _ | | SYSCLK jitter phase noise at –56 dBc | _ | _ | _ | 500 | KHz | (4) | | AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 1.9 | _ | _ | V | _ | - Notes: 1. Caution: The CCB\_clk to SYSCLK ratio and e500 core to CCB\_clk ratio settings must be chosen such that the resulting SYSCLK frequency, e500 core frequency, and CCB\_clk frequency do not exceed their respective maximum or minimum operating frequencies. Refer to for ratio settings. - 2. Measured at the rising edge and/or the falling edge at $OV_{DD}/2$ . - 3. Slew rate as measured from $\pm 0.3 \, \Delta V_{AC}$ at center of peak to peak voltage at clock input. - 4. Phase noise is calculated as FFT of TIE jitter. #### 2.7.2 SYSCLK and Spread Spectrum Sources Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in Table 2-11 on page 38 considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet the processor's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the P1021 is compatible with spread spectrum sources if the recommendations listed in this table are observed. **Table 2-11.** Spread Spectrum Clock Source Recommendations (At Recommended Operating Conditions. See Table 2-2 on page 31) | Parameter | Min | Max | Unit | Notes | |----------------------|-----|-----|------|--------| | Frequency modulation | _ | 60 | kHz | _ | | Frequency spread | _ | 1.0 | % | (1)(2) | Notes: - 1. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 2-9 on page 37. - 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device. #### **CAUTION** The processor's minimum and maximum SYSCLK, DDRCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e500 core/DDR memory frequency should avoid violating the stated limits by using down-spreading only. #### 2.7.3 Real Time Clock Timing The real time clock timing (RTC) input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than $2\times$ the period of the CCB clock. That is, minimum clock high time is $2\times t_{CCB}$ , and minimum clock low time is $2\times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed. ### 2.7.4 eTSEC Gigabit Reference Clock Timing This table lists the eTSEC gigabit reference clock DC electrical characteristics. Table 2-12. eTSEC Gigabit Reference Clock DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | High-level input voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Low-level input voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | Notes: - 1. The max $V_{IH}$ , and min $V_{IL}$ values can be found in Table 2-2. - 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-2. This table provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications. **Table 2-13.** EC\_GTX\_CLK125 AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD} = 2.5 \pm 0.125 \text{ mV}/3.3 \text{ V} \pm 165 \text{ mV}$ ) | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------|----------------------------------------|-----|---------|------|------|-------| | EC_GTX_CLK125 frequency | t <sub>G125</sub> | _ | 125 | _ | MHz | _ | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | EC_GTX_CLK rise and fall time | t <sub>G125R</sub> /t <sub>G125F</sub> | _ | _ | | ns | (1) | | LV <sub>DD</sub> = 2.5 V | | | | 0.75 | | | | LV <sub>DD</sub> = 3.3 V | | | | 1.0 | | | | EC_GTX_CLK125 duty cycle | t <sub>G125H</sub> /t <sub>G125</sub> | | _ | | % | (2) | | 1000Base-T for RGMII | | 47 | | 53 | | | | EC_GTX_CLK125 jitter | _ | _ | _ | ±150 | ps | (2) | Notes: 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV<sub>DD</sub> = 2.5 V and from 0.6 and 2.7 V for LV<sub>DD</sub> = 3.3 V. 2. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 2.11.3.2 "RGMII AC Timing Specifications" on page 54, for duty cycle for 10Base-T and 100Base-T reference clock. ## 2.7.5 DDR Clock Timing This table provides the system clock (DDRCLK) DC specifications. **Table 2-14.** DDRCLK DC Electrical Characteristics (At Recommended Operating Conditions with $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ ) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------------------------------------------------------|-----------------|------|---------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | OV <sub>DD</sub> + 0.3 | V | (1) | | Input low voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | (1) | | Input capacitance | C <sub>IN</sub> | _ | 7 | 15 | pf | _ | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD</sub> | I <sub>IN</sub> | _ | _ | ±50 | μA | 2 | Note: 1. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-1 on page 30 and Table 2-2 on page 31. This table provides the DDR clock (DDRCLK) AC timing specification. **Table 2-15.** DDRCLK AC Timing Specifications (At Recommended Operating Conditions with $OV_{DD}$ of 3.3 V $\pm$ 5%) | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------|---------------------------------------|-------|---------|-------|------|--------| | DDRCLK frequency | f <sub>DDRCLK</sub> | 66.66 | _ | 166.7 | MHz | (1)(2) | | DDRCLK cycle time | t <sub>DDRCLK</sub> | 6 | _ | 15 | ns | (1)(2) | | DDRCLK duty cycle | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40 | _ | 60 | % | (2) | | DDRCLK slew rate | - | 1 | _ | 4 | V/ns | (3) | | DDRCLK peak period jitter | - | _ | _ | ±150 | ps | _ | | DDRCLK jitter phase noise at –56 dBc | - | _ | _ | 500 | KHz | (4) | | AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 1.9 | _ | _ | V | _ | Notes: 1. **Caution:** The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. Refer to *P1021 QorlQ Integrated Processor Reference Manual* for ratio settings. - 2. Measured at the rising edge and/or the falling edge at $OV_{DD}/2$ . - 3. Slew rate as measured from $\pm$ 0.3 $\Delta V_{AC}$ at center of peak to peak voltage at clock input. - 4. Phase noise is calculated as FFT of TIE jitter. ### 2.7.6 Other Input Clocks A description of the overall clocking of this device is available in the *QorIQ P1021 Integrated Host Processor Family Reference Manual* in the form of a clock subsystem block diagram. For information on the input clocks of other functional blocks of the platform, such as SerDes and eTSEC, see the specific section of this document. ### 2.8 DDR2 and DDR3 SDRAM This section describes the DC and AC electrical specifications for the DDR SDRAM interface. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively. ### 2.8.1 DDR SDRAM DC Electrical Characteristics This table provides the recommended operating conditions for the DDR SDRAM component(s) when interfacing to DDR2 SDRAM. **Table 2-16.** DDR2 SDRAM Interface DC Electrical Characteristics (At Recommended Operating Conditions with $GV_{DD} = 1.8 V^{(1)}$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-----------------|-------------------------------------|---------------------------|------|-----------| | I/O reference voltage | $MV_REF$ | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | (2)(3)(4) | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.125 | - | V | (5) | | Input low voltage | V <sub>IL</sub> | _ | MV <sub>REF</sub> – 0.125 | V | (5) | | Output high current (V <sub>OUT</sub> = 1.37 V) | I <sub>OH</sub> | -13.4 | - | mA | (6) | | Output low current (V <sub>OUT</sub> = 0.330 V) | I <sub>OL</sub> | 13.4 | - | mA | (6) | | I/O leakage current | I <sub>OZ</sub> | -50 | 50 | μΑ | (7) | Notes: 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. $MV_{REF}$ is expected to be equal to 0.5 × $GV_{DD}$ and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}$ may not exceed $\pm 2\%$ of the DC value. - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MV<sub>REF</sub> with a min value of MV<sub>REF</sub> 0.04 and a max value of MV<sub>REF</sub> + 0.04. V<sub>TT</sub> should track variations in the DC level of MV<sub>REF</sub>. - 4. The voltage regulator for $MV_{\text{REF}}$ must be able to supply up to 1500 $\mu\text{A}.$ - 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models. - 6. Refer to the IBIS model for the complete output IV curve characteristics. - 7. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{GV}_{\text{DD}}$ . This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM. **Table 2-17.** DDR3 SDRAM Interface DC Electrical Characteristics (At Recommended Operating Conditions with $GV_{DD} = 1.5 \text{ V})^{(1)}$ | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------|-----------------|-------------------------------------|---------------------------|------|-----------| | I/O reference voltage | $MV_REF$ | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | (2)(3)(4) | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.100 | GV <sub>DD</sub> | V | (5) | | Input low voltage | V <sub>IL</sub> | GND | MV <sub>REF</sub> - 0.100 | V | (5) | | I/O leakage current | I <sub>oz</sub> | -50 | 50 | μΑ | (6) | Notes: 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. MVREFn is expected to be equal to $0.5 \times \text{GV}_{DD}$ and to track $\text{GV}_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of $\text{GV}_{DD}$ (i.e. $\pm 15$ mV). - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. $V_{TT}$ should track variations in the DC level of MVREFn. - 4. The voltage regulator for MVREFn must meet the specifications stated in Table 2-19 on page 42. - 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models. - 6. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{ V}_{\text{OUT}} \leq \text{ GV}_{\text{DD}}$ . This table provides the DDR controller interface capacitance for DDR2 and DDR3. **Table 2-18.** DDR2 DDR3 SDRAM Capacitance (At Recommended Operating Conditions with $GV_{DD}$ of 1.8 V $\pm$ 5% for DDR2 or 1.5 V $\pm$ 5% for DDR3) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------|------------------|-----|-----|------|--------| | Input/output capacitance: DQ, DQS, DQS | C <sub>IO</sub> | 6 | 8 | pF | (1)(2) | | Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | (1)(2) | Notes: 1. This parameter is sampled. $GV_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}$ (for DDR2), f = 1 MHz, $T_A = 25 \,^{\circ}\text{C}$ , $V_{OUT} = GV_{DD}/2$ , $V_{OUT}$ (peak-topeak) = 0.2 V. 2. This parameter is sampled. $GV_{DD} = 1.5 \text{ V} \pm 0.075 \text{ V}$ (for DDR3), f = 1 MHz, $T_A = 25^{\circ}\text{C}$ , $V_{OUT} = GV_{DD}/2$ , $V_{OUT}$ (peak-topeak) = 0.175 V. This table provides the current draw characteristics for MV<sub>REF</sub>. **Table 2-19.** Current Draw Characteristics for MV<sub>REF</sub> (For Recommended Operating Conditions, see Table 2-2 on page 31) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------|-------------------|-----|------|------|-------| | Current draw for DDR2 SDRAM for MV <sub>REF</sub> | $MV_REF$ | _ | 1500 | μΑ | _ | | Current draw for DDR3 SDRAM for MV <sub>REF</sub> | MV <sub>REF</sub> | _ | 1250 | μΑ | - | # 2.8.2 DDR2 and DDR3 SDRAM Interface AC Timing Specifications This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports both DDR2 and DDR3 memories. Note that the required $GV_{DD}$ (typ) voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively. # 2.8.2.1 DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 SDRAM. **Table 2-20.** DDR2 SDRAM Interface Input AC Timing Specifications (At Recommended Operating Conditions with $GV_{DD}$ of 1.8 V $\pm$ 5%) | Parameter | | Symbol | Min | Max | Unit | Notes | |-----------------------|---------------------|-------------------|--------------------------|--------------------------|------|-------| | AC input low voltage | ≥ 667 MHz data rate | V <sub>ILAC</sub> | _ | MV <sub>REF</sub> - 0.20 | V | _ | | | ≤ 533 MHz data rate | | _ | MV <sub>REF</sub> – 0.25 | | | | AC input high voltage | ≥ 667 MHz data rate | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.20 | _ | V | _ | | | ≤ 533 MHz data rate | | MV <sub>REF</sub> + 0.25 | _ | | | This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM. **Table 2-21.** DDR3 SDRAM Interface Input AC Timing Specifications (At Recommended Operating Conditions with $GV_{DD}$ of 1.5 V $\pm$ 5%) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|-------------------|---------------------------|---------------------------|------|-------| | AC input low voltage | V <sub>ILAC</sub> | _ | MV <sub>REF</sub> – 0.175 | V | _ | | AC input high voltage | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.175 | _ | V | _ | This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM. Table 2-22. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications (At Recommended Operating Conditions with $\mathsf{GV}_\mathsf{DD}$ of 1.8 V $\pm$ 5% for DDR2 or 1.5 V $\pm$ 5% for DDR3) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|---------------------|--------------|-----|------|-------| | Controller Skew for MDQS-MDQ/MECC | t <sub>CISKEW</sub> | - | _ | ps | (1) | | 667 MHz data rate | | -390 | 390 | | | | 533 MHz data rate | | -450 | 450 | | | | 400 MHz data rate | | -515 | 515 | | | | Tolerated Skew for MDQS-MDQ/MECC | t <sub>DISKEW</sub> | _ | _ | ps | (3) | | 667 MHz data rate | | -360 | 360 | | | | 533 MHz data rate | | -488 | 488 | | | | 400 MHz data rate | | <b>-</b> 733 | 733 | | | - Notes: 1. $t_{CISKEW}$ represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget. - 2. DDR3 only. - 3. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called $t_{\text{DISKEW}}$ . This can be determined to the corresponding MDQ signal is called $t_{\text{DISKEW}}$ . mined by the following equation: $t_{DISKEW} = \pm (T \div 4 - abs(t_{CISKEW}))$ where T is the clock period and $abs(t_{CISKEW})$ is the absolute value of t<sub>CISKEW</sub>. This figure shows the DDR2 and DDR3 SDRAM interface input timing diagram. Figure 2-2. DDR2 and DDR3 SDRAM Interface Input Timing Diagram # 2.8.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications This table contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface. **Table 2-23.** DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (At Recommended Operating Conditions with $GV_{DD}$ of 1.8 V $\pm$ 5% for DDR2 or 1.5 V $\pm$ 5% for DDR3) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |------------------------------------------------|----------------------------------------------|----------------------|------------------------|------|-------| | MCK[n] cycle time | t <sub>MCK</sub> | 3 | 5 | ns | (2) | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | - | _ | ns | (3) | | 667 MHz data rate | | .950 | _ | | | | 533 MHz data rate | | 1.33 | _ | | | | 400 MHz data rate | | 1.8 | _ | | | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | - | _ | ns | (3) | | 667 MHz data rate | | .950 | _ | | | | 533 MHz data rate | | 1.33 | _ | | | | 400 MHz data rate | | 1.8 | _ | - | | | MCS[n] output setup with respect to MCK | t <sub>DDKHCS</sub> | - | _ | ns | (3) | | 667 MHz data rate | | .950 | _ | | | | 533 MHz data rate | | 1.33 | _ | - | | | 400 MHz data rate | | 1.8 | _ | - | | | MCS[n] output hold with respect to MCK | t <sub>DDKHCX</sub> | - | _ | ns | (3) | | 667 MHz data rate | | .950 | _ | | | | 533 MHz data rate | | 1.33 | _ | | | | 400 MHz data rate | | 1.8 | _ | | | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | - | _ | ns | (4) | | ≤ 667 MHz data rate | | -0.6 | 0.6 | | | | MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS</sub> ,<br>t <sub>DDKLDS</sub> | - | _ | ps | (5) | | 667 MHz data rate | | 325 | _ | | | | 533 MHz data rate | | 388 | _ | | | | 400 MHz data rate | | 550 | _ | | | | MDQ/MECC/MDM output hold with respect to MDQS | t <sub>DDKHDX</sub> ,<br>t <sub>DDKLDX</sub> | - | _ | ps | (5) | | 667 MHz data rate | | 325 | _ | | | | 533 MHz data rate | | 388 | _ | | | | 400 MHz data rate | | 550 | _ | | | | MDQS preamble | t <sub>DDKHMP</sub> | $0.9 \times t_{MCK}$ | - | ns | _ | | MDQS postamble | t <sub>DDKHME</sub> | $0.4 \times t_{MCK}$ | 0.6 × t <sub>MCK</sub> | ns | _ | Notes: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK and MCDQS/MCDQS referenced measurements are made from the crossing of the two signals. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the *P1021 QorlQ Integrated Processor Reference Manual* for a description and explanation of the timing modifications enabled by use of these bits. - Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. #### NOTE: For the ADDR/CMD setup and hold specifications in Table 2-23 on page 44, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle. This figure shows the DDR2 and DDR3 SDRAM interface output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>). Figure 2-3. t<sub>DDKHMH</sub> Timing Diagram This figure shows the DDR2 and DDR3 SDRAM output timing diagram. MCK MCK t<sub>MCK</sub> t<sub>DDKHAS</sub>, t<sub>DDKHCS</sub> $t_{\rm DDKHAX},\,t_{\rm DDKHCX}$ NOOP ADDR/CMD Write A0 $t_{\text{DDKHMP}}$ t<sub>DDKHMH</sub> MDQS[n] †<sub>DDKHME</sub> <sup>t</sup>DDKHDS t<sub>DDKLDS</sub> MDQ[x]t<sub>DDKLDX</sub> t<sub>DDKHDX</sub> - Figure 2-4. DDR2 and DDR3 Output Timing Diagram This figure provides the AC test load for the DDR2 and DDR3 controller bus. Figure 2-5. DDR2 and DDR3 Controller Bus AC Test Load # 2.8.2.3 DDR2 and DDR3 SDRAM Differential Timing Specifications This section describes the DC and AC differential timing specifications for the DDR2 and DDR3 SDRAM controller interface. This figure shows the differential timing specification. Figure 2-6. DDR2 and DDR3 SDRAM Differential Timing Specifications #### **NOTE** VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as MCK or MDQS). This table provides the DDR2 differential specifications for the differential signals MDQS/MDQS and MCK/MCK. **Table 2-24.** DDR2 SDRAM Differential Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------|-------------------|--------------------|--------------------|------|-------| | Input AC Differential Crosspoint Voltage | V <sub>IXAC</sub> | 0.5 × GVDD – 0.175 | 0.5 × GVDD + 0.175 | V | - | | Output AC Differential Crosspoint Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.125 | 0.5 × GVDD + 0.125 | V | _ | This table provides the DDR3 differential specifications for the differential signals MDQS/MDQS and MCK/MCK. **Table 2-25.** DDR3 SDRAM Differential Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------|-------------------|--------------------|--------------------|------|-------| | Input AC Differential Crosspoint Voltage | V <sub>IXAC</sub> | 0.5 × GVDD – 0.150 | 0.5 × GVDD + 0.150 | V | _ | | Output AC Differential Crosspoint Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.115 | 0.5 × GVDD + 0.115 | V | _ | #### 2.9 eSPI This section describes the DC and AC electrical specifications for the SPI interface. #### 2.9.1 eSPI DC Electrical Characteristics This table provides the DC electrical characteristics for eSPI interface at $CV_{DD} = 3.3 \text{ V}$ . Table 2-26. SPI DC Electrical Characteristics (3.3 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | 1 | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μΑ | (2) | | Output high voltage (I <sub>OH</sub> = -6.0 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (I <sub>OL</sub> = 6.0mA) | V <sub>OL</sub> | _ | 0.5 | V | _ | | Output low voltage (I <sub>OL</sub> = 3.2mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. - 2. Note that the symbol $V_{IN}$ , in this case, represents the $CV_{IN}$ symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 31. This table provides the DC electrical characteristics for the eSPI interface operating at $CV_{DD}$ = 2.5 V. **Table 2-27.** SPI DC Electrical Characteristics (2.5 V) | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | High-level input voltage | V <sub>IH</sub> | 1.7 | _ | V | (1) | | Low-level input voltage | V <sub>IL</sub> | _ | 0.7 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | High-level output voltage ( $CV_{DD} = min, I_{OH} = -1 mA$ ) | V <sub>OH</sub> | 2.0 | _ | V | _ | | Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | _ | 0.4 | V | - | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. 2. The symbol $V_{IN}$ , in this case, represents the $CV_{IN}$ symbol referenced in Section 2.1.2 on page 31. This table provides the DC electrical characteristics for the eSPI interface operating at $CV_{DD}$ = 1.8 V. **Table 2-28.** SPI DC Electrical Characteristics (1.8 V) | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------|-----------------|------|-----|------|------| | High-level input voltage | V <sub>IH</sub> | 1.25 | _ | V | (1) | | Low-level input voltage | V <sub>IL</sub> | _ | 0.6 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | (2) | | High-level output voltage ( $CV_{DD} = min$ , $I_{OH} = -0.5 mA$ ) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2 on page 31. ### 2.9.2 eSPI AC Timing Specifications This table provides the SPI input and output AC timing specifications. Table 2-29. SPI AC Timing Specifications<sup>(1)</sup> (For Recommended Operating Conditions, see Table 2-2 on page 31) | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------|----------------------|--------------------------------------------------------|--------------------------------------------------------|------|--------| | SPI outputs–Master data (internal clock) hold time | t <sub>NIKHOX</sub> | 0.5+(t <sub>PLAT FOR M_CLK</sub><br>*SPMODE [HO _ADJ]) | _ | ns | (2)(3) | | SPI outputs–Master data (internal clock) delay | t <sub>NIKHOV</sub> | _ | 5.5+(t <sub>PLAT FOR M_CLK</sub><br>*SPMODE [HO_ ADJ]) | ns | (2)(3) | | SPI_CS outputs–Master data (internal clock) hold time | t <sub>NIKHOX2</sub> | 0 | _ | ns | (2) | | SPI_CS outputs–Master data (internal clock) delay | t <sub>NIKHOV2</sub> | - | 6.0 | ns | (2) | | SPI inputs–Master data (internal clock) input setup time | t <sub>NIIVKH</sub> | 5 | - | ns | _ | | SPI inputs–Master data (internal clock) input hold time | t <sub>NIIXKH</sub> | 0 | - | ns | - | Notes: 1. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>spi</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V). - 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 3. See the P1021 QorIQ Integrated Processor Reference Manual for detail about the register SPMODE This figure provides the AC test load for the SPI. Figure 2-7. SPI AC Test Load This figure represents the AC timing from Table 2-29 in master mode (internal clock). Note that although the specifications are generally refer to the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on SPI. Figure 2-8. SPI AC Timing in Master Mode (Internal Clock) Diagram #### 2.10 **DUART** This section describes the DC and AC electrical specifications for the DUART interface. ### 2.10.1 DUART DC Electrical Characteristics This table provides the DC electrical characteristics for the DUART interface. Table 2-30. DUART DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±50 | μA | (2) | | Output high voltage ( $OV_{DD} = mn$ , $I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | 1 | 0.4 | V | _ | Notes: 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Figure 1-2. 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Figure 1-2. #### 2.10.2 **DUART AC Electrical Specifications** This table provides the AC timing parameters for the DUART interface. Table 2-31. **DUART AC Timing Specifications** | Parameter | Value | Unit | Notes | |-------------------|---------------------|------|-------| | Minimum baud rate | CCB clock/1,048,576 | baud | (1) | | Maximum baud rate | CCB clock/16 | baud | (2) | | Oversample rate | 16 | _ | (3) | - Notes: 1. CCB clock refers to the platform clock. - 2. Actual attainable baud rate will be limited by the latency of interrupt processing. - 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. #### 2.11 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) (10/100/1000 Mbps): MII/RMII/RGMII/SGMII Electrical **Characteristics** This section provides the AC and DC electrical characteristics for enhanced three-speed Ethernet 10/100/1000 controller and MII management. #### 2.11.1 **MII Interface Electrical Specifications** This section provides AC and DC electrical characteristics of MII interface for eTSEC. #### 2.11.1.1 MII and RMII DC Electrical Characteristics All MII drivers and receivers comply with the DC parametric attributes specified in this table. Table 2-32. MII and RMII DC Electrical Characteristics (At Recommended Operating Conditions with $LV_{DD} = 3.3 \text{ V}$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | _ | | Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 50 | μΑ | (2) | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -50 | _ | μΑ | (2) | | Output high voltage ( $LV_{DD} = min$ , $I_{OH} = -4.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4.0 mA) | V <sub>OL</sub> | _ | 0.4 | V | - | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol $V_{\rm IN}$ , in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2-1 and Table 2-2. ### 2.11.1.2 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. # 1. MII Transmit AC Timing Specifications This table provides the MII transmit AC timing specifications. Table 2-33. MII Transmit AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|-------------------------------------|--------|-----|--------|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | 399.96 | 400 | 400.04 | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | 39.996 | 40 | 40.004 | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise (20%–80%) | t <sub>MTXR</sub> | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall (80%–20%) | t <sub>MTXF</sub> | 1.0 | _ | 4.0 | ns | This figure shows the MII transmit AC timing diagram. Figure 2-9. MII Transmit AC Timing Diagram # 2. MII Receive AC Timing Specifications This table provides the MII receive AC timing specifications. **Table 2-34.** MII Receive AC Timing Specifications | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|-------------------------------------|--------|-----|--------|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> | 399.96 | 400 | 400.04 | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | 39.996 | 40 | 40.004 | ns | | RX_CLK duty cycle | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10.0 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10.0 | _ | _ | ns | | RX_CLK clock rise (20%–80%) | t <sub>MRXR</sub> | 1.0 | _ | 4.0 | ns | | RX_CLK clock fall time (80%–20%) | t <sub>MRXF</sub> | 1.0 | _ | 4.0 | ns | Note: The frequency of RX\_CLK should not exceed the frequency of TX\_CLK by more than 300 ppm. This figure provides the AC test load for eTSEC. Figure 2-10. eTSEC AC Test Load This figure shows the MII receive AC timing diagram. Figure 2-11. MII Receive AC Timing Diagram # 2.11.2 RMII AC Timing Specifications In RMII mode, the reference clock should be fed to TSECn\_TX\_CLK. This section describes the RMII transmit and receive AC timing specifications. This table lists the RMII transmit AC timing specifications. Table 2-35. RMII Transmit AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|--------------------|-----|------|------|------| | TSECn_TX_CLK clock period | t <sub>RMT</sub> | 1 | 20.0 | _ | ns | | TSECn_TX_CLK duty cycle | t <sub>RMTH</sub> | 35 | _ | 65 | % | | TSECn_TX_CLK peak-to-peak jitter | t <sub>RMTJ</sub> | 1 | _ | 250 | ps | | Rise time TSECn_TX_CLK (20%–80%) | t <sub>RMTR</sub> | 1.0 | _ | 5.0 | ns | | Fall time TSECn_TX_CLK (80%–20%) | t <sub>RMTF</sub> | 1.0 | _ | 5.0 | ns | | TSECn_TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _ | 10.0 | ns | This figure shows the RMII transmit AC timing diagram. Figure 2-12. RMII Transmit AC Timing Diagram This table lists the RMII receive AC timing specifications. Table 2-36. RMII Receive AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------|--------------------|-----|------|-----|------| | TSECn_TX_CLK clock period | t <sub>RMR</sub> | _ | 20.0 | _ | ns | | TSECn_TX_CLK duty cycle | t <sub>RMRH</sub> | 35 | _ | 65 | % | | TSECn_TX_CLK peak-to-peak jitter | t <sub>RMRJ</sub> | _ | _ | 250 | ps | | Rise time TSECn_TX_CLK (20%–80%) | t <sub>RMRR</sub> | 1.0 | _ | 5.0 | ns | | Fall time TSECn_TX_CLK (80%–20%) | t <sub>RMRF</sub> | 1.0 | _ | 5.0 | ns | | RXD[1:0], CRS_DV, RX_ER setup time to TSECn_TX_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _ | _ | ns | | RXD[1:0], CRS_DV, RX_ER hold time to TSECn_TX_CLK rising edge | t <sub>RMRDX</sub> | 2.0 | _ | _ | ns | This figure provides the AC test load for eTSEC. Figure 2-13. eTSEC AC Test Load This figure shows the RMII receive AC timing diagram. Figure 2-14. RMII Receive AC Timing Diagram ### 2.11.3 RGMII Interface Electrical Specifications This section provides AC and DC electrical characteristics of RGMII interface for eTSEC. #### 2.11.3.1 RGMII DC Electrical Characteristics This table shows the RGMII DC electrical characteristics when operating from a 2.5 V supply. Table 2-37. RGMII DC Electrical Characteristics (2.5 V) (At Recommended Operating Conditions with LV<sub>DD</sub> = 2.5 V) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | _ | | Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 50 | μΑ | _ | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -50 | _ | μΑ | (2) | | Output high voltage (LV <sub>DD</sub> = min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> =min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND – 0.3 | 0.40 | V | _ | Notes: 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbols referenced in Table 2-2. #### 2.11.3.2 RGMII AC Timing Specifications This table presents the RGMII AC timing specifications. Table 2-38. RGMII AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | Notes | |--------------------------------------------|-------------------------------------|------|-----|------|------|--------| | Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub> | -500 | 0 | 500 | ps | (5) | | Data to clock input skew (at receiver) | t <sub>SKRGT_RX</sub> | 1.0 | _ | 2.6 | ns | (2) | | Clock period duration | t <sub>RGT</sub> | 7.2 | 8.0 | 8.8 | ns | (3) | | Duty cycle for 10BASE-T and 100BASE-TX | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40 | 50 | 60 | % | (3)(4) | | Duty cycle for Gigabit | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45 | 50 | 55 | % | _ | | Rise time (20%–80%) | t <sub>RGTR</sub> | _ | _ | 0.75 | ns | _ | | Fall time (20%–80%) | t <sub>RGTF</sub> | _ | _ | 0.75 | ns | _ | Notes: 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of t<sub>RGT</sub> represents the RGMII receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. The frequency of RX\_CLK should not exceed the frequency of GTX\_CLK125 by more than 300 ppm. This figure shows the RGMII AC timing and multiplexing diagrams. Figure 2-15. RGMII AC Timing and Multiplexing Diagrams # 2.11.4 SGMII Interface Electrical Characteristics Each SGMII port features a 4-wire AC-Coupled serial link from the dedicated SerDes interface of P1021 as shown in Figure 2-17, where $C_{TX}$ is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features $50\Omega$ output impedance. Each input of the SerDes receiver differential pair features $50\Omega$ on-die termination to SGND\_SRDS. The reference circuit of the SerDes transmitter and receiver is shown in Figure 2-43. #### 2.11.4.1 SGMII DC Electrical Characteristics This section discusses the electrical characteristics for the SGMII interface. 1. DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK The characteristics and DC requirements of the separate SerDes reference clock are described in Section 2.18.2.2 "DC Level Requirement for SerDes Reference Clocks" on page 80. ## 2. SGMII Transmit DC Timing Specifications This table describe the SGMII SerDes transmitter AC-Coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs ( $SDn_TX[n]$ and $\overline{SDn_TX[n]}$ ) as shown in Figure 2-17. Table 2-39. SGMII DC Transmitter Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------------------------------------------------------------|-----------------|----------------------------------------------|-----|--------------------------------------------------------------------------|------|-----------------------------| | Output high voltage | V <sub>OH</sub> | - | _ | XV <sub>DD_SRDS2-Typ</sub> /2<br>+ V <sub>OD</sub> <sub>-max</sub> /2 | mV | (1) | | Output low voltage | V <sub>OL</sub> | $XV_{DD\_SRDS2-Typ}/2$ $- V_{OD} _{-max}/2$ | _ | _ | mV | (1) | | | | 304 | 475 | 689 | | Equalization setting: 1.0x | | | | 279 | 436 | 632 | | Equalization setting: 1.09x | | (2)(2)(4) | | 254 | 396 | 574 | | Equalization setting: 1.2x | | Output differential voltage <sup>(2)(3)(4)</sup> (XV <sub>DD-Typ</sub> at 1.0 V) | V <sub>OD</sub> | 229 | 357 | 518 | mV | Equalization setting: 1.33x | | (*** DD-1yp at 2.0 1) | | 202 | 316 | 459 | | Equalization setting: 1.5x | | | | 178 | 277 | 402 | | Equalization setting: 1.71x | | | | 152 | 237 | 344 | | Equalization setting: 2.0x | | Output impedance (single-ended) | R <sub>O</sub> | 40 | 50 | 60 | Ω | - | Notes: 1. This will not align to DC-coupled SGMII. - 2. $|V_{OD}| = |V_{SD2\_TXn} V_{\overline{SD2\_TXn}}|$ . $|V_{OD}|$ is also referred as output differential peak voltage. $V_{TX-DIFFp-p} = 2*|V_{OD}|$ . - 3. The $|V_{OD}|$ value shown in the table assumes the following transmit equalization setting in the XMITEQAB (for SerDes lanes A & B) or XMITEQEF (for SerDes lanes E & E) bit field of the SerDes 2 control register: - The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude power up default); - The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table. - 4. The $|V_{OD}|$ value shown in the Typ column is based on the condition of $XV_{DD\_SRDS2-Typ} = 1.0 \text{ V}$ , <u>no commo</u>n mode offset variation, SerDes transmitter is terminated with $100\Omega$ differential load between SD\_TX[n] and SD\_TX[n]. SD\_TX § 50Ω Receiver Transmitter $50\Omega$ ≱ 50Ω SD\_TX P1021SGMII SerDes Interface SD\_RX $SD_TX$ $50\Omega$ 50Ω ⋛ Receiver Transmitter $50\Omega$ Figure 2-16. 4-Wire AC-Coupled SGMII Serial Link Connection Example Figure 2-17. SGMII Transmitter DC Measurement Circuit ## 3. SGMII DC Receiver Timing Specification This table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data. SGMII DC Receiver Electrical Characteristics5 (For Recommended Operating Conditions, see Table 2-2) Table 2-40. | Parameter | | Symbol | Min Typ Max | | | Unit | Notes | |----------------------------|-------------|-------------------------|-------------|-----|------|------|-----------------------------------------| | DC Input voltage range | | _ | | N/A | | | (1) | | Input differential voltage | LSTS = 001 | V <sub>RX_DIFFp-p</sub> | 100 | _ | 1200 | mV | (2)(4) | | | LSTS = 100 | | 175 | _ | | | | | Loss of signal threshold | LSTS = 001 | VLOS | 30 | _ | 100 | \ / | (3)(4) | | | LSTS = 100 | | 65 | | 175 | mV | \-\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | Receiver differential inpu | t impedance | Z <sub>RX DIFF</sub> | 80 | _ | 120 | Ω | _ | - Notes: 1. Input must be externally AC-coupled. - 2. V<sub>RX DIFFD-p</sub> is also referred to as peak-to-peak input differential voltage. - 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to the PCI Express Differential Receiver (RX) Input Specifications section for further explanation. - 4. The LSTS shown in the table refers to the EIC2[0:2] or EIC3[0:2] bit field of the GUTS\_SRDSCR4 register, depending on the SerDes lane usage #### 2.11.4.2 SGMII AC Timing Specifications This section describes the AC timing specifications for the SGMII interface. # 1. AC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK Note that the SGMII clock requirements for SD\_REF\_CLK and SD\_REF\_CLK are intended to be used within the clocking guidelines specified by Section 2.18.2.3 "AC Requirements for SerDes Reference Clocks" on page 82. ### 2. SGMII Transmit AC Timing Specifications This table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter. Table 2-41. SGMII Transmit AC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD SRDS</sub> $= 1.0 V \pm 50 mV$ | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------------------|-----------------|--------|-----|--------|--------|-------| | Deterministic Jitter | JD | _ | _ | 0.17 | UI p-p | _ | | Total Jitter | JT | - | _ | 0.35 | UI p-p | _ | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | _ | | AC coupling capacitor | C <sub>TX</sub> | 10 | _ | 200 | nF | (3) | Notes: - 1. Each UI is $800 \text{ ps} \pm 100 \text{ ppm}$ . - 2. See Figure 2-19 for single frequency sinusoidal jitter limits. - 3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs. #### 3. SGMII AC Measurement details Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TX[n] and $\overline{SD_TX}[n]$ ) or at the receiver inputs (SD\_RX[n] and $\overline{SD_RX}[n]$ ) as depicted in this figure, respectively. Figure 2-18. SGMII AC Test/Measurement Load # 4. SGMII Receiver AC Timing Specifications This table provides the SGMII receive AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data. **Table 2-42.** SGMII Receive AC Timing Specifications (At Recommended Operating Conditions with $XV_{DD SRDS2} = 1.0 \text{ V} \pm 50 \text{ mV}$ ) | | | | _ | | | | |----------------------------------------------------|--------|--------|-----|-------------------|--------|--------| | Parameter | Symbol | Min | Тур | Max | Unit | Notes | | Deterministic Jitter Tolerance | JD | 0.37 | _ | _ | UI p-p | (1)(2) | | Combined Deterministic and Random Jitter Tolerance | JDR | 0.55 | _ | _ | UI p-p | (1)(2) | | Total Jitter Tolerance | JT | 0.65 | _ | _ | UI p-p | (1)(2) | | Bit Error Ratio | BER | _ | _ | 10 <sup>-12</sup> | | _ | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | (3) | Notes: 1. Measured at receiver. - 2. Refer to RapidIO<sup>™</sup> 1×/4× LP Serial Physical Layer Specification for interpretation of jitter specifications. - 3. Each UI is $800 \text{ ps} \pm 100 \text{ ppm}$ . The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of this figure. Figure 2-19. Single Frequency Sinusoidal Jitter Limits # 2.11.5 MII Management # 2.11.5.1 MII Management DC Electrical Characteristics The MDC and MDIO are defined to operate at a supply voltage of 3.3 V and 2.5 V. The DC electrical characteristics for MDIO and MDC are provided in the following tables. Table 2-43. MII Management DC Electrical Characteristics (At Recommended Operating Conditions with LV<sub>DD</sub> = 3.3 V) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------------|-----------------|-------------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | - | 0.90 | V | _ | | Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> | _ | 50 | μΑ | (1) | | Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V) | I <sub>IL</sub> | <b>-</b> 50 | _ | μΑ | (1) | | Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND | 0.4 | V | _ | Note: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. Table 2-44. MII Management DC Electrical Characteristics (At Recommended Operating Conditions with LV<sub>DD</sub> = 2.5 V) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------------|-----------------|-----------|------------------------|------|--------| | Input high voltage | V <sub>IH</sub> | 1.70 | LV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.70 | V | _ | | Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 50 | μΑ | (1)(2) | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -50 | _ | μΑ | _ | | Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | Notes: 1. EC1\_MDC and EC1\_MDIO operate on LV<sub>DD</sub>. 2. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 2-2. #### 1. MII Management AC Electrical Specifications This table provides the MII management AC timing specifications. Table 2-45. MII Management AC Timing Specifications | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|--------------------------------|-----|--------------------------------|------|--------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | (2) | | MDC period | t <sub>MDC</sub> | _ | 400 | _ | ns | - | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | - | _ | ns | - | | MDC to MDIO delay | t <sub>MDKHDX</sub> | (16*t <sub>plb_clk</sub> ) - 3 | - | (16*t <sub>plb_clk</sub> ) + 3 | ns | (3)(4) | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | - | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | - | _ | ns | _ | Notes: 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)(reference)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{MDKHDX}$ symbolizes management data timing (MD) for the time $t_{MDC}$ from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, $t_{MDDVKH}$ symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{MDC}$ clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC). - 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns ± 3 ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns ± 3 ns. - 4. t<sub>plb clk</sub> is the platform (CCB) clock. This figure shows the MII management interface timing diagram. Figure 2-20. MII Management Interface Timing Diagram # 2.11.6 eTSEC IEEE Std 1588<sup>™</sup> Timing Specifications #### 2.11.6.1 eTSEC IEEE Std 1588 DC Electrical Characteristics This table shows eTSEC IEEE Std 1588 DC electrical characteristics when operating at $LV_{DD} = 3.3 \text{ V}$ supply. **Table 2-46.** eTSEC IEEE 1588 DC Electrical Characteristics ( $LV_{DD} = 3.3V$ ) (For Recommended Operating Conditions with $LV_{DD} = 3.3V$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | (2) | | Input low voltage | V <sub>IL</sub> | _ | 0.9 | V | (2) | | Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> | _ | 50 | μΑ | (1) | | Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V) | I <sub>IL</sub> | -50 | - | μΑ | (1) | | Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | - | V | _ | | Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. 2. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective $LV_{IN}$ values found in Table 2-2. This table shows the IEEE 1588 DC electrical characteristics when operating at $LV_{DD}$ = 2.5 V supply. **Table 2-47.** eTSEC IEEE 1588 DC Electrical Characteristics ( $LV_{DD} = 2.5V$ ) (For Recommended Operating Conditions with $LV_{DD} = 2.5V$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | - | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | ±50 | μΑ | (2) | | Output high voltage (LV <sub>DD</sub> = min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.00 | _ | V | - | | Output low voltage (LV <sub>DD</sub> =min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | _ | 0.40 | V | - | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2-1 and Table 2-2. # 2.11.6.2 eTSEC IEEE 1588 AC Specifications This table provides the IEEE 1588 AC timing specifications. Table 2-48. eTSEC IEEE 1588 AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |------------------------------------|-------------------------------------------------------|------------------------------|-----|------------------------|------|--------| | TSEC_1588_CLK clock period | t <sub>T1588CLK</sub> | 5 | _ | T <sub>RX_CLK</sub> ×7 | ns | (1)(3) | | TSEC_1588_CLK duty cycle | t <sub>T1588CLKH</sub> /<br>t <sub>T1588CLK</sub> | 40 | 50 | 60 | % | _ | | TSEC_1588_CLK peak-to-peak jitter | t <sub>T1588CLKINJ</sub> | _ | _ | 250 | ps | _ | | Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588CLKINR</sub> | 1.0 | _ | 2.0 | ns | _ | | Fall time eTSEC_1588_CLK (80%–20%) | t <sub>T1588CLKINF</sub> | 1.0 | _ | 2.0 | ns | _ | | TSEC_1588_CLK_OUT clock period | t <sub>T1588CLKOUT</sub> | 2 × t <sub>T1588CLK</sub> | _ | _ | ns | _ | | TSEC_1588_CLK_OUT duty cycle | t <sub>T1588CLKOTH/</sub><br>t <sub>T1588CLKOUT</sub> | 30 | 50 | 70 | % | _ | | TSEC_1588_PULSE_OUT | t <sub>T1588OV</sub> | 0.5 | _ | 3.0 | ns | _ | | TSEC_1588_TRIG_IN pulse width | t <sub>T1588TRIGH</sub> | 2× t <sub>T1588CLK_MAX</sub> | _ | _ | ns | (2) | Notes: 1. T<sub>RX\_CLK</sub> is the max clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the *P1021 QorIQ Integrated Processor Reference Manual* for a description of TMR\_CTRL registers. - 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the P1021 QorIQ Integrated Processor Reference Manual for a description of TMR\_CTRL registers. - 3. The maximum value of $t_{T1588CLK}$ is not only defined by the value of $T_{RX\_CLK}$ , but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of $t_{T1588CLK}$ will be 2800, 280, and 56 ns respectively. This figure shows the data and command output AC timing diagram. Figure 2-21. eTSEC IEEE 1588 Output AC Timing Note: The output delay is counted starting at the rising edge if $t_{T1588CLKOUT}$ is non inverting. Otherwise, it is counted starting at the falling edge. This figure shows the data and command input AC timing diagram. Figure 2-22. eTSEC IEEE 1588 Input AC Timing #### 2.12 USB This section provides the AC and DC electrical specifications for the USB interface of the P1021. #### 2.12.1 USB DC Electrical Characteristics The following tables provides the DC electrical characteristics for the USB interface. Table 2-49. USB DC Electrical Characteristics (CV<sub>DD</sub> = 3.3 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | (1) | | Input current ( $CV_{IN} = 0 \text{ V or } CV_{IN} = CV_{DD}$ ) | I <sub>IN</sub> | _ | ±50 | μA | (2) | | Output High voltage ( $CV_{DD} = min, I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.8 | _ | V | _ | | Output Low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.3 | V | _ | Notes: 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 2-2. 2. Note that the symbol CV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. **Table 2-50.** USB DC Electrical Characteristics ( $CV_{DD} = 2.5 \text{ V}$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | High-level input voltage <sup>(1)</sup> | V <sub>IH</sub> | 1.7 | _ | V | (1) | | Low-level input voltage | V <sub>IL</sub> | _ | 0.7 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | (2) | | High-level output voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = −1 mA) | V <sub>OH</sub> | 2.0 | _ | V | (3) | | Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. - The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 31. - 3. Not applicable for open drain signals. **Table 2-51.** USB DC Electrical Characteristics (CV<sub>DD</sub> = 1.8 V) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | High-level input voltage <sup>(1)</sup> | V <sub>IH</sub> | 1.25 | _ | V | (1) | | Low-level input voltage | V <sub>IL</sub> | _ | 0.6 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | (2) | | High-level output voltage ( $CV_{DD} = min$ , $I_{OH} = -0.5 mA$ ) | V <sub>OH</sub> | 1.35 | ı | V | (3) | | Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | ı | 0.4 | V | ı | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 2-2. - The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 31. - 3. Not applicable for open drain signals. ### 2.12.2 USB AC Electrical Specifications This table describes the general timing parameters of the USB interface. Table 2-52. USB General Timing Parameters (For Recommended Operating Conditions, see Table 2-2) | | | · | | | | |-----------------------------------------|---------------------|-----|-----|------|--------------| | Parameter | Symbol | Min | Max | Unit | Notes | | USB clock cycle time | t <sub>usck</sub> | 15 | _ | ns | (2)(3)(4)(5) | | Input setup to USB clock: all inputs | t <sub>USIVKH</sub> | 4 | - | ns | (2)(3)(4)(5) | | input hold to USB clock: all inputs | t <sub>USIXKH</sub> | 1 | - | ns | (2)(3)(4)(5) | | USB clock to output valid: all outputs | t <sub>uskhov</sub> | _ | 7 | ns | (2)(3)(4)(5) | | Output hold from USB clock: all outputs | t <sub>uskhox</sub> | 2 | - | ns | (2)(3)(4)(5) | Notes: 1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(First two letters of functional block)(reference)(state)</sub> for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to USB clock. - All signals are measured from CV<sub>DD</sub>/2 of the rising edge of the USB clock to 0.4 × CV<sub>DD</sub> of the signal in question for 3.3 V signaling levels. - 4. Input timings are measured at the pin. - 5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification. - 6. When switching the data pins from outputs to inputs using the USBn\_DIR pin, the output timings will be violated on that cycle because the output buffers are tristated asynchronously. This should not be a problem, because the PHY should not be functionally looking at these signals on that cycle as per ULPI specifications. These figures provide the AC test load and signals for the USB, respectively. Figure 2-23. USB AC Test Load Figure 2-24. USB Signals This table provides the USB clock input (USB\_CLK\_IN) AC timing specifications. Table 2-53. USB\_CLK\_IN AC Timing Specifications | Parameter | Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------|---------------------------------------------------------------------------------------|-------------------------|-------|-----|-------|------| | Frequency range | Steady state | f <sub>USB_CLK_IN</sub> | 59.97 | 60 | 60.03 | MHz | | Clock frequency tolerance | - | t <sub>CLK_TOL</sub> | -0.05 | 0 | 0.05 | % | | Reference clock duty cycle | Measured at 1.6 V | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | | Total input jitter/time interval error | Peak-to-peak value measured with a second order high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub> | _ | _ | 200 | ps | #### 2.13 Enhanced Local Bus This section describes the DC and AC electrical specifications for the enhanced local bus interface. ### 2.13.1 Enhanced Local Bus DC Electrical Characteristics This table provides the DC electrical characteristics for the enhanced local bus interface operating at $BV_{DD} = 3.3V$ DC. Table 2-54. Enhanced Local Bus DC Electrical Characteristics (3.3 V DC) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------|-----------------|-----|-----|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μΑ | | Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | _ | V | | Output low voltage (BVDD = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 2-2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 31. This table provides the DC electrical characteristics for the enhanced local bus interface when operating at $BV_{DD} = 2.5 \text{VDC}$ . Table 2-55. Enhanced Local Bus DC Electrical Characteristics (2.5 V DC) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------|-----------------|-----|-----|------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μΑ | | Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -1$ mA) | V <sub>OH</sub> | 2.0 | _ | V | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | _ | 0.4 | V | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. The symbol $V_{IN}$ , in this case, represents the $BV_{IN}$ symbol referenced in Section 2.1.2 on page 31. This table provides the DC electrical characteristics for the enhanced local bus interface when operating at $BV_{DD} = 1.8 \text{ V DC}$ . Table 2-56. Enhanced Local Bus DC Electrical Characteristics (1.8 V DC) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------|-----------------|------|-----|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | | Input low voltage | V <sub>IL</sub> | - | 0.6 | V | | Input current ( $V_{IN} = 0 \text{ V or } V_{IN} = BV_{DD}$ ) | I <sub>IN</sub> | - | ±50 | μΑ | | Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -0.5 \text{ mA}$ ) | V <sub>OH</sub> | 1.35 | - | V | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in "Recommended Operating Conditions" on page 31. ## 2.13.2 Enhanced Local Bus AC Electrical Specifications #### 2.13.2.1 Test Condition This figure provides the AC test load for the enhanced local bus. Figure 2-25. Enhanced Local Bus AC Test Load ### 2.13.2.2 Local Bus AC Timing Specifications for PLL Bypass Mode All output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data. All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs. This table describes the timing specifications of the local bus interface for PLL bypass mode. **Table 2-57.** Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V, 2.5 V and 1.8 V) – PLL Bypass Mode (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |---------------------------------------------------------------------|-------------------------------------|--------------------------------------------|-----|-----------------------------------|-------| | Local bus cycle time | t <sub>LBK</sub> | 12 | _ | ns | _ | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45 | 55 | % | _ | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | t <sub>LBKSKEW</sub> | _ | 150 | ps | (2) | | Input setup (except LGTA/LUPWAIT/LFRB) | t <sub>LBIVKH</sub> | 6 | _ | ns | _ | | Input hold (except LGTA/LUPWAIT/LFRB) | t <sub>LBIXKH</sub> | 1 | _ | ns | _ | | Input setup (for LGTA/LUPWAIT/LFRB) | t <sub>LBIVKL</sub> | 6 | _ | ns | _ | | Input hold (for LGTA/LUPWAIT/LFRB) | t <sub>LBIXKL</sub> | 1 | _ | ns | _ | | Output delay (Except LALE) | t <sub>LBKLOV</sub> | _ | 1.5 | ns | _ | | Output hold (Except LALE) | t <sub>LBKLOX</sub> | -3.5 | _ | ns | (5) | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKLOZ</sub> | - | 2 | ns | (3) | | LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>lBONOT</sub> | 1/2<br>(LBCR[AHD]=1)<br>1<br>(LBCR[AHD]=0) | - | eLBC<br>controller<br>clock cycle | (4) | Notes: 1. All signals are measured from $BV_{DD}/2$ of rising/falling edge of LCLK to $BV_{DD}/2$ of the signal in question. - 2. Skew measured between different LCLK signals at BV<sub>DD</sub>/2. - 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle × LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time. - 5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK. This figure shows the AC timing diagram for PLL bypass mode. Figure 2-26. Enhanced Local Bus Signals (PLL Bypass Mode) This figure applies to all three controllers that eLBC supports: GPCM, UPM, and FCM. For input signals, the AC timing data is used directly for all three controllers. For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by $t_{acs}$ (0, $\frac{1}{4}$ , $\frac{1}{4}$ , 1 + $\frac{1}{4}$ , 1 + $\frac{1}{4}$ , 2, 3 cycles), so the final delay is $t_{acs}$ + $t_{LBKLOV}$ . This figure shows how the AC timing diagram applies to GPCM in PLL bypass mode. The same principle applies to UPM and FCM. Figure 2-27. GPCM Output Timing Diagram (PLL Bypass Mode) - 1. t<sub>addr</sub> is programmable and determined by LCRR[EADC] and ORx[EAD]. - $2. \quad t_{\text{arcs}}, t_{\text{awcs}}, t_{\text{aoe}}, t_{\text{rc}}, t_{\text{oen}}, t_{\text{awe}}, t_{\text{wc}}, t_{\text{wen}} \text{ are determined by ORx. See the } \textit{P1021 reference manual}.$ # 2.14 Enhanced Secure Digital Host Controller (eSDHC) This section describes the DC and AC electrical specifications for the eSDHC interface. #### 2.14.1 eSDHC DC Electrical Characteristics This table provides the DC electrical characteristics for the eSDHC interface. **Table 2-58.** eSDHC Interface DC Electrical Characteristics (At Recommended Operating Conditions with CV<sub>DD</sub> = 3.3 V) | Parameter | Symbol | Condition | Min | Max | Unit | Notes | |------------------------------|----------------------------------|---------------------------------------------------|--------------------------|--------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | _ | 0.625 × CV <sub>DD</sub> | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.25 × CV <sub>DD</sub> | V | (1) | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 μA at CV <sub>DD</sub> min | 0.75 × CV <sub>DD</sub> | _ | V | _ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 100 μA at CV <sub>DD</sub> min | _ | 0.125 × CV <sub>DD</sub> | V | _ | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 μA | CV <sub>DD</sub> – 2 | _ | V | (2) | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | 0.3 | V | (2) | | Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _ | -50 | 50 | μA | _ | Notes: 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Figure 1-2. 2. Open drain mode for MMC cards only. ## 2.14.2 eSDHC AC Timing Specifications This table provides the eSDHC AC timing specifications as defined in Figure 2-29. **Table 2-59.** eSDHC AC Timing Specifications (At Recommended Operating Conditions with $CV_{DD} = 3.3 \text{ V}$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------|------------------------------------------|------|-------|------|--------| | SD_CLK clock frequency: | f <sub>SFSCK</sub> | 0 | | MHz | (2)(4) | | SD/SDIO Full-speed/High-speed mode | | | 25/50 | | | | MMC Full-speed/High-speed mode | | | 20/52 | | | | SD_CLK clock low time–Full-speed/High-speed mode | t <sub>SFSCKL</sub> | 10/7 | _ | ns | (4) | | SD_CLK clock high time-Full-speed/High-speed mode | t <sub>SFSCKH</sub> | 10/7 | _ | ns | (4) | | SD_CLK clock rise and fall times | t <sub>SFSCKR/</sub> t <sub>SFSCKF</sub> | _ | 3 | ns | (4) | | Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>SFSIVKH</sub> | 5.0 | _ | ns | (4) | | Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>SFSIXKH</sub> | 2.5 | _ | ns | (3)(4) | | Output delay time: SD_CLK to SD_CMD, SD_DATx valid | t <sub>shskhov</sub> | -3 | 3 | ns | (4) | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. In full speed mode, clock frequency value can be 0–25 MHz for a SD/SDIO card and 0–20 MHz for a MMC card. In high speed mode, clock frequency value can be 0–50 MHz for a SD/SDIO card and 0–52 MHz for a MMC card. - 3. To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns. - 4. $C_{CARD} \le 10$ pF, (1 card), and $C_{L} = C_{BUS} + C_{HOST} + C_{CARD} \le 40$ pF This figure provides the eSDHC clock input timing diagram. Figure 2-28. eSDHC Clock Input Timing Diagram This figure provides the data and command input/output timing diagram. Figure 2-29. eSDHC Data and Command Input/Output Timing Diagram Referenced to Clock VM = Midpoint Voltage (OV<sub>DD</sub>/2) ### 2.15 Programmable Interrupt Controller (PIC) Specifications This section describes the DC and AC electrical specifications for PIC. #### 2.15.1 PIC DC Electrical Characteristics This table provides the DC electrical characteristics for the PIC interface. Table 2-60. PIC DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μΑ | (2) | | Output high voltage (OV <sub>DD</sub> = min, $I_{OH}$ = -2 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 2-2. - 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. #### 2.15.2 PIC AC Timing Specifications This table provides the PIC input and output AC timing specifications. Table 2-61. PIC Input AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------|--------------------|-----|-----|--------|------| | PIC inputs: minimum pulse width | t <sub>PIWID</sub> | 3 | _ | SYSCLK | (1) | Note: 1. PIC inputs and outputs are asynchronous to any visible clock. PIC outputs should be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge-triggered mode. #### 2.16 **JTAG** This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the P1021. #### JTAG DC Electrical Characteristics 2.16.1 This table provides the JTAG DC electrical characteristics. Table 2-62. JTAG DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | - | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±50 | μΑ | (2) | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | - | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | - | 0.4 | V | _ | Notes: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found - 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. #### 2.16.2 **JTAG AC Timing Specifications** This table provides the JTAG AC timing specifications as defined in Figure 2-30 through Figure 2-33. Table 2-63. JTAG AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------|-----------------------------------------|-----|------|------|-------| | JTAG external clock frequency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> and t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | tTRST | 25 | _ | ns | (2) | | Input setup times | t <sub>JTDVKH</sub> | 4 | _ | ns | _ | | Input hold times | t <sub>JTDXKH</sub> | 10 | _ | ns | _ | | Output valid times | t <sub>JTKLDV</sub> | 4 | 10 | ns | (3) | | Output hold times | t <sub>JTKLDX</sub> | 30 | _ | ns | (3) | - Notes: 1. The symbols used for timing specifications follow the pattern $t_{\text{(first two letters of functional block)(signal)(state)}}$ for inputs and $t_{\text{(first two letters of functional block)(reference)(state)(signal)(state)}}$ for outputs. For example, $t_{\text{JTDVKH}}$ symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the $t_{\text{JTG}}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{\text{JTDXKH}}$ symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a SerDes Transmitter particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 3. All outputs are measured from the midpoint voltage of the falling/rising edge of trcik to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50 $\Omega$ load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. This figure provides the AC test load for TDO and the boundary-scan outputs. Figure 2-30. AC Test Load for the JTAG Interface This figure provides the JTAG clock input timing diagram. Figure 2-31. JTAG Clock Input Timing Diagram This figure provides the TRST timing diagram. Figure 2-32. TRST Timing Diagram This figure provides the boundary-scan timing diagram. Figure 2-33. Boundary-Scan Timing Diagram VM = Midpoint Voltage (OV<sub>DD</sub>/2) ### 2.17 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces. ### 2.17.1 I<sup>2</sup>C DC Electrical Characteristics This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces. **Table 2-64.** I<sup>2</sup>C DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | ٧ | (1) | | Output low voltage | V <sub>OL</sub> | 0 | 0.4 | ٧ | (2) | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | (3) | | Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{\text{DD}}$ and $0.9 \times \text{OV}_{\text{DD}}$ (max) | I <sub>I</sub> | -50 | 50 | μΑ | (4) | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | Notes: 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 2-2. - 2. Output voltage (open drain or open collector) condition = 3 mA sink current. - 3. Refer to the P1021 QorIQ Integrated Processor Reference Manual for information on the digital filter used. - 4. I/O pins will obstruct the SDA and SCL lines if $OV_{DD}$ is switched off. ### 2.17.2 I<sup>2</sup>C AC Electrical Specifications This table provides the AC timing parameters for the I<sup>2</sup>C interfaces. **Table 2-65.** I<sup>2</sup>C AC Electrical Specifications (For Recommended Operating Conditions see Table 2-2. All Values Refer to $V_{IH}$ (min) and $V_{IL}$ (max) Levels (See Table 2-64)) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------|---------------------|--------|--------|------|-------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | (2) | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μs | _ | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μs | _ | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μs | _ | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μs | _ | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | _ | | Data hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | -<br>0 | -<br>- | μs | (3) | | Data output delay time | t <sub>I2OVKL</sub> | _ | 0.9 | μs | (4) | | Set-up time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | _ | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | _ | **Table 2-65.** I<sup>2</sup>C AC Electrical Specifications (For Recommended Operating Conditions see Table 2-2. All Values Refer to $V_{IH}$ (min) and $V_{IL}$ (max) Levels (See Table 2-64)) (Continued) | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | 0.1 × OV <sub>DD</sub> | - | V | - | |---------------------------------------------------------------------------------|-----------------|------------------------|-----|----|---| | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | 0.2 × OV <sub>DD</sub> | _ | V | _ | | Capacitive load for each bus line | Cb | _ | 400 | pF | | - Notes: 1. The symbols used for timing specifications herein follow the pattern $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{12DVKH}$ symbolizes $I^2C$ timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the $t_{12C}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{12SXKL}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the $t_{12C}$ clock reference (K) going to the low (L) state or hold time. Also, $t_{12PVKH}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the $t_{12C}$ clock reference (K) going to the high (H) state or setup time. - 2. The requirements for I<sup>2</sup>C frequency calculation must be followed. Refer to Freescale application note AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL." - 3. As a transmitter, the processor provides a delay time of at least 300 ns for the SDA signal (referred to as the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the processor acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If under some rare condition, the 300 ns SDA output delay time is required for the processor as transmitter, refer to AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL." - 4. The maximum t<sub>120VKL</sub> only must be met if the device does not stretch the LOW period (t<sub>12CL</sub>) of the SCL signal. This figure provides the AC test load for the I<sup>2</sup>C. Figure 2-34. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. **Figure 2-35.** I<sup>2</sup>C Bus AC Timing Diagram ### 2.18 High-Speed Serial Interfaces (HSSI) The P1021 features one Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express data transfers and for SGMII application. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown. ### 2.18.1 Signal Terms Definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 2-36 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows a waveform for either a transmitter output ( $SDn_TX$ ) or a receiver input ( $SDn_RX$ ) and $SDn_RX$ ). Each signal swings between A volts and B volts where A > B. Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment. ### Single-Ended Swing The transmitter output signals and the receiver input signals $SDn_TX$ , $\overline{SDn_TX}$ , $SDn_RX$ and $\overline{SDn_RX}$ each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's Single-Ended Swing. ### • Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing): The Differential Output Voltage (or Swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SDn\ TX} - V_{\overline{SDn\ TX}}$ . The $V_{OD}$ value can be either positive or negative. ### • Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing): The Differential Input Voltage (or Swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SDn\ RX} - V_{\overline{SDn\ RX}}$ . The $V_{ID}$ value can be either positive or negative. ### • Differential Peak Voltage, VDIFFD The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage, $V_{DIFFo} = |A - B|$ Volts. ### Differential Peak-to-Peak, V<sub>DIFFn-n</sub> Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times I(A – B)I$ Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times IV_{OD}I$ . ### Differential Waveform The differential waveform is constructed by subtracting the inverting signal (SDn\_TX, for example) from the non-inverting signal (SDn\_TX, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 2-36 as an example for differential waveform. ### Common Mode Voltage, V<sub>cm</sub> The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output, $V_{cm_out} = (VSDn_TX + VSDn_TX)/2 = (A + B) / 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may even be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset occasionally. Figure 2-36. Differential Voltage Definitions for Transmitter or Receiver To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing ( $V_{\text{OD}}$ ) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV, in other words, $V_{\text{OD}}$ is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage ( $V_{\text{DIFFp-p}}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{\text{DIFFp-p}}$ ) is 1000 mV p-p. ### 2.18.2 SerDes Reference Clocks The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD\_REF\_CLK and SD\_REF\_CLK for PCI Express and SGMII interface. The following sections describe the SerDes reference clock requirements and some application information. ### 2.18.2.1 SerDes Reference Clock Receiver Characteristics This figure shows a receiver reference diagram of the SerDes reference clocks. Figure 2-37. Receiver of SerDes Reference Clocks The characteristics of the clock signals are as follows: - The supply voltage requirements for XV<sub>DD SRDS2</sub> are specified in Table 2-1 and Table 2-2. - SerDes reference clock receiver reference circuit structure - The SD\_REF\_CLK and $\overline{\text{SD_REF_CLK}}$ are internally AC-coupled differential inputs as shown in Figure 2-37. Each differential clock input (SD\_REF\_CLK or $\overline{\text{SD_REF_CLK}}$ ) has a $50\Omega$ termination to SGND\_SRDS followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions in Section 2.18.2.2 "DC Level Requirement for SerDes Reference Clocks" on page 80, for requirements. - The maximum average current requirement that also determines the common mode voltage range. - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V ÷ 50 = 8 mA) while the minimum common mode input level is 0.1 V above SGND\_SRDS. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SD\_REF\_CLK and SD\_REF\_CLK inputs cannot drive 50Ω to SGND\_SRDS DC, or it exceeds the maximum input current limitations, then it must be ACcoupled off-chip. ### 2.18.2.2 DC Level Requirement for SerDes Reference Clocks The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below. #### Differential Mode - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For external DC-coupled connection, as described in Section 2.18.2.1 "SerDes Reference Clock Receiver Characteristics" on page 79, the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 2-38 shows the SerDes reference clock input requirement for DC-coupled connection scheme. - For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDS. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDS). Figure 2-39 shows the SerDes reference clock input requirement for AC-coupled connection scheme. Figure 2-38. Differential Reference Clock Input DC Requirements (External DC-Coupled) Figure 2-39. Differential Reference Clock Input DC Requirements (External AC-Coupled) ### Single-ended Mode - The reference clock can also be single ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD\_REF\_CLK either left unconnected or tied to ground. - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 2-40 shows the SerDes reference clock input requirement for single-ended signaling mode. - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC coupled externally. For the best noise performance, the reference of the clock could be DC or AC coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use. Figure 2-40. Single-Ended Reference Clock Input DC Requirements ### 2.18.2.3 AC Requirements for SerDes Reference Clocks This table lists AC requirements for the PCI Express and SGMII SerDes reference clocks to be guaranteed by the customer's application design. Table 2-66. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|------|------|-------| | SD_REF_CLK/ SD_REF_CLK frequency range | t <sub>CLK_REF</sub> | _ | 100/125 | _ | MHz | (1) | | SD_REF_CLK/ SD_REF_CLK clock frequency tolerance | t <sub>CLK_TOL</sub> | -350 | _ | +350 | ppm | _ | | SD_REF_CLK/ SD_REF_CLK reference clock duty cycle | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | (4) | | SD_REF_CLK/ SD_REF_CLK max deterministic peak-peak Jitter at 10 <sup>-6</sup> BER | t <sub>CLK_DJ</sub> | _ | _ | 42 | ps | _ | | SD_REF_CLK/ SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (Peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub> | _ | _ | 86 | ps | (2) | | SD_REF_CLK/ SD_REF_CLK rising/falling edge rate | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 1 | _ | 4 | V/ns | (3) | Notes: 1. Only 100/125 have been tested, other in between values will not work correctly with the rest of the system. - 2. Limits from PCI Express CEM Rev 2.0. - 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 2-41. - 4. Measurement taken from differential waveform. - 5. Measurement taken from single-ended waveform. - 6. Matching applies to rising edge for SD<sub>n</sub>\_REF\_CLK and falling edge rate for SD<sub>n</sub>\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SD<sub>n</sub>\_REF\_CLK rising meets SD<sub>n</sub>\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD<sub>n</sub>\_REF\_CLK should be compared to the fall edge rate of SD<sub>n</sub>\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 2-42. Figure 2-41. Differential Measurement Points for Rise and Fall Time Figure 2-42. Single-Ended Measurement Points for Rise and Fall Time Matching ### 2.18.2.4 SerDes Transmitter and Receiver Reference Circuits This figure shows the reference circuits for SerDes data lane's transmitter and receiver. Figure 2-43. SerDes Transmitter and Receiver Reference Circuits The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO or SGMII) in this document based on the application usage: - Section 2.11.4 "SGMII Interface Electrical Characteristics" on page 55 - Section 2.19 "PCI Express" on page 83 Note that an external AC-coupling capacitor is required for the above three serial transmission protocols per the protocol's standard requirements. ### 2.19 PCI Express This section describes the DC and AC electrical specifications for the PCI Express bus. ### 2.19.1 PCI Express DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK For more information, see Section 2.18.2.2 "DC Level Requirement for SerDes Reference Clocks" on page 80. ### 2.19.2 PCI Express DC Physical Layer Specifications This section contains the DC specifications for the physical layer of PCI Express on this device. ### 2.19.2.1 PCI Express DC Physical Layer Transmitter Specifications This section discusses PCI Express DC physical layer transmitter specifications for 2.5 Gb/s. This table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. Table 2-67. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output DC Specifications | Symbol | Parameter | Min | Typical | Max | Units | Comments | |--------------------------|------------------------------------------------------|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>TX-DIFFp-p</sub> | Differential Peak-to-Peak<br>Output Voltage | 800 | 1000 | 1200 | mV | $V_{TX-DIFFp-p} = 2 \times V_{TX-D+} - V_{TX-D-} $ See Note <sup>(1)</sup> . | | V <sub>TX-DE-RATIO</sub> | De-emphasized Differential<br>Output Voltage (Ratio) | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. | | Z <sub>TX-DIFF-DC</sub> | DC Differential TX<br>Impedance | 80 | 100 | 120 | Ω | TX DC Differential mode low Impedance | | Z <sub>TX-DC</sub> | Transmitter DC Impedance | 40 | 50 | 60 | Ω | Required TX D+ as well as D– DC impedance during all states | Note: 1. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 2-44 and measured over any 250 consecutive TX UIs. ### 2.19.2.2 PCI Express DC Physical Layer Receiver Specifications This section discusses PCI Express DC physical layer receiver specifications for 2.5 Gb/s. This table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all receivers (RXs). The parameters are specified at the component pins. Table 2-68. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications | Symbol | Parameter | Min | Typical | Max | Units | Comments | |----------------------------------|--------------------------------------------|------|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | V <sub>RX-DIFFp-p</sub> | Differential Input<br>Peak-to-Peak Voltage | 175 | _ | 1200 | mV | $V_{RX-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $ See Note <sup>(1)</sup> . | | Z <sub>RX-DIFF-DC</sub> | DC Differential Input<br>Impedance | 80 | 100 | 120 | Ω | RX DC differential mode impedance. See Note (2) | | Z <sub>RX-DC</sub> | DC Input Impedance | 40 | 50 | 60 | Ω | Required RX D+ as well as D– DC impedance (50 $\pm$ 20% tolerance). See Notes <sup>(1)</sup> and <sup>(2)</sup> . | | Z <sub>RX-HIGH-IMP-DC</sub> | Powered Down DC<br>Input Impedance | 50 k | _ | _ | Ω | Required RX D+ as well as D– DC impedance when the receiver terminations do not have power. See Note <sup>(3)</sup> . | | V <sub>RX-IDLE-DET-DIFFp-p</sub> | Electrical Idle Detect<br>Threshold | 65 | _ | 175 | mV | $V_{RX-IDLE-DET-DIFFp-p}$ = 2 × $ V_{RX-D+} - V_{RX-D-} $ Measured at the package pins of the receiver | Notes: 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 2-44 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 3. The RX DC common mode Impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground. ### 2.19.3 PCI Express AC Physical Layer Specifications This section contains the DC specifications for the physical layer of PCI Express on this device. ### 2.19.3.1 PCI Express AC Physical Layer Transmitter Specifications This section discusses the PCI Express AC physical layer transmitter specifications for 2.5 Gb/s. This table defines the PCI Express (2.5 Gb/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 2-69. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications | Symbol | Parameter | Min | Typical | Max | Units | Comments | |-----------------------------------------------|-------------------------------------------------------------------------------|--------|---------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UI | Unit Interval | 399.88 | 400.00 | 400.12 | ps | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for spread-spectrum-clock-dictated variations. See Note $^{(1)}$ . | | T <sub>TX-EYE</sub> | Minimum TX Eye Width | 0.70 | - | - | UI | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes <sup>(2)</sup> and <sup>(3)</sup> . | | T <sub>TX-EYE-MEDIAN-to</sub> -<br>MAX-JITTER | Maximum time between the jitter median and maximum deviation from the median. | _ | - | 0.15 | UI | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes $^{(2)}$ and $^{(3)}$ . | | C <sub>TX</sub> | AC Coupling Capacitor | 75 | - | 200 | nF | All transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note <sup>(4)</sup> . | Notes: 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 2-44 and measured over any 250 consecutive TX UIs. - 3. A $T_{TX-EYE} = 0.70$ UI provides for a total sum of deterministic and random jitter budget of $T_{TX-JITTER-MAX} = 0.30$ UI for the Transmitter collected over any 250 consecutive TX UIs. The $T_{TX-EYE-MEDIAN-to-MAX-JITTER}$ median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. SerDes transmitter does not have $c_{TX}$ built-in. An external AC-coupling capacitor is required. ### 2.19.3.2 PCI Express AC Physical Layer Receiver Specifications This section discusses the PCI Express AC physical layer receiver specifications for 2.5 Gb/s. This table defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 2-70. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications | Symbol | Parameter | Min | Typi-<br>cal | Max | Unit<br>s | Comments | |----------------------------------------------|-------------------------------------------------------------------------------|--------|--------------|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UI | Unit Interval | 399.88 | 400.00 | 400.1<br>2 | ps | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note $^{(1)}$ . | | T <sub>RX-EYE</sub> | Minimum Receiver Eye<br>Width | 0.4 | - | - | UI | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See Notes <sup>(2)</sup> and <sup>(3)</sup> . | | T <sub>RX-EYE-MEDIAN-</sub><br>to-MAX-JITTER | Maximum time between the jitter median and maximum deviation from the median. | - | - | 0.3 | UI | Jitter is defined as the measurement variation of the crossing points ( $V_{RX-DIFFp-p}=0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes $^{(2)(3)}$ and $^{(4)}$ . | Notes: 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 2-44 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. ### 2.19.3.3 Compliance Test and Measurement Load The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in this figure. #### **NOTE** The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins. Figure 2-44. Compliance Test/Measurement Load ### 3. QUICC ENGINE BLOCK SPECIFICATIONS ### 3.1 Ethernet Interface This section provides the AC and DC electrical characteristics for the Ethernet interfaces inside the QUICC Engine block. ### 3.1.1 MII and RMII DC Electrical Characteristics This table shows the MII and RMII DC electrical characteristics **Table 3-1.** MII and RMII DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|-----------------|-----|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | _ | | Input high current (V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 50 | μΑ | (2) | | Input low current (V <sub>IN</sub> = GND) | IIL | -50 | _ | μΑ | (2) | | Output high voltage (BV <sub>DD</sub> = Min, $I_{OH}$ = -4.0 mA) | V <sub>ОН</sub> | 2.4 | BV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (BV <sub>DD</sub> = Min, I <sub>OL</sub> = 4.0 mA) | V <sub>OL</sub> | GND | 0.4 | V | _ | Notes: 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbols referenced in Table 2-1 and Table 2-2. ### 3.1.2 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. This table provides the MII transmit AC timing specifications. Table 3-2. MII Transmit AC Timing Specifications. For recommended operating conditions, see Table 2-2 | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|-------------------------------------|--------|-----|--------|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | 399.96 | 400 | 400.04 | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | 39.996 | 40 | 40.004 | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | - | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | <sup>t</sup> MTKHDX | 1 | - | 15 | ns | | TX_CLK data clock rise (20% –80%) | <sup>t</sup> MTXR | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall (80%–20%) | <sup>t</sup> MTXF | 1.0 | _ | 4.0 | ns | This figure shows the MII transmit AC timing diagram. Figure 3-1. MII Transmit AC Timing Diagram This table provides the MII receive AC timing specifications. Table 3-3. MII Receive AC Timing Specifications. For recommended operating conditions, see Table 2-2 | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|-------------------------------------|--------|-----|--------|------| | RX_CLK clock period 10 Mbps | <sup>t</sup> MRX | 399.96 | 400 | 400.04 | ns | | RX_CLK clock period 100 Mbps | <sup>t</sup> MRX | 39.996 | 40 | 40.004 | ns | | RX_CLK duty cycle | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | <sup>t</sup> MRDVKH | 10.0 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | <sup>t</sup> MRDXKH | 10.0 | _ | _ | ns | | RX_CLK clock rise (20% –80%) | <sup>t</sup> MRXR | 1.0 | _ | 4.0 | ns | | RX_CLK clock fall time (80% –20%) | <sup>t</sup> MRXF | 1.0 | _ | 4.0 | ns | Note: The frequency of RX\_CLK should not exceed the frequency of TX\_CLK by more than 300 ppm. This figure shows the MII receive AC timing diagram. Figure 3-2. MII Receive AC Timing Diagram This figure provides the MII AC test load. Figure 3-3. MII AC Test Load ### 3.1.3 RMII AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. The RMII transmit AC timing specifications listed are in this table. Table 3-4. RMII Transmit AC Timing Specifications For recommended operating conditions, see Table 2-2 | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|--------------------|-----|------|------|------| | REF_CLK clock period | <sup>t</sup> RMT | _ | 20.0 | - | ns | | REF_CLK duty cycle | <sup>t</sup> RMTH | 35 | _ | 65 | % | | REF_CLK peak-to-peak jitter | t <sub>RMTJ</sub> | _ | _ | 250 | ps | | Rise time REF_CLK (20%–80%) | <sup>t</sup> RMTR | 1.0 | _ | 5.0 | ns | | Fall time REF_CLK (80%–20%) | t <sub>RMTF</sub> | 1.0 | _ | 5.0 | ns | | REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _ | 10.0 | ns | This figure shows the RMII transmit AC timing diagram. Figure 3-4. RMII Transmit AC Timing Diagram This table provides the MII receive AC timing specifications. Table 3-5. RMII Receive AC Timing Specifications. For recommended operating conditions, see Table 2-2 | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------|----------------------|-----|------|-----|------| | REF_CLK clock period | <sup>t</sup> RMR | _ | 20.0 | _ | ns | | REF_CLK duty cycle | <sup>t</sup> RMRH | 35 | _ | 65 | % | | REF_CLK peak-to-peak jitter | <sup>t</sup> RMRJ | - | _ | 250 | ps | | Rise time REF_CLK (20%–80%) | t <sub>RMRR</sub> | 1.0 | _ | 5.0 | ns | | Fall time REF_CLK (80% –20%) | t <sub>RMRF</sub> | 1.0 | _ | 5.0 | ns | | RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK rising edge | <sup>t</sup> RMRDVKH | 4.0 | _ | _ | ns | | RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK rising edge | <sup>t</sup> RMRKHDX | 2.0 | _ | _ | ns | This figure shows the RMII receive AC timing diagram. Figure 3-5. RMII Receive AC Timing Diagram This figure provides the AC test load. Figure 3-6. AC Test Load ### 3.2 HDLC, BISYNC, Transparent, and Synchronous UART Interfaces This section describes the DC and AC electrical specifications for the high level data link control (HDLC), BISYNC, transparent and synchronous UART. ### 3.2.1 HDLC, BISYNC, Transparent and Synchronous UART DC Electrical Characteristics This table provides the DC electrical characteristics for the HDLC, BISYNC, Transparent and Synchronous UART protocols. **Table 3-6.** HDLC, BiSync, Transparent and Synchronous UART DC Electrical Characteristics. For recommended operating conditions, see Table 2-2. | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | v <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μΑ | (2) | | Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>ОН</sub> | 2.4 | _ | V | _ | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. Note that the symbol $BV_{IN}$ represents the input voltage of the supply. It is referenced in Table 2-2. ### 3.2.2 HDLC, BISYNC, Transparent and Synchronous UART AC Timing Specifications This table provides the input and output AC timing specifications for HDLC, BiSync, and Transparent and Synchronous UART protocols. **Table 3-7.** HDLC, BiSync, Transparent AC Timing Specifications. For recommended operating conditions, see Table 2-2. | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |----------------------------------------|-----------------------|-----|-----|------|-------| | Outputs-Internal clock delay | <sup>t</sup> HIKHOV | 0 | 5.5 | ns | (2) | | Outputs–External clock delay | <sup>t</sup> HEKHOV | 1 | 8 | ns | (2) | | Outputs–Internal clock High Impedance | t <sub>HIKHOX</sub> | 0 | 5.5 | ns | (2) | | Outputs–External clock High Impedance | <sup>t</sup> HEKHOX | 1 | 8 | ns | (2) | | Inputs–Internal clock input setup time | t <sub>HIIVKH</sub> | 6 | _ | ns | _ | | Inputs–External clock input setup time | t <sub>HEIVKH</sub> | 4 | _ | ns | _ | | Inputs–Internal clock input Hold time | t <sub>HIIXKH</sub> | 0 | _ | ns | _ | | Inputs–External clock input hold time | <sup>t</sup> HEIXKH | 1 | _ | ns | _ | Notes: 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time tserial memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. This table provides the input and output AC timing specifications for the synchronous UART protocols. **Table 3-8.** Synchronous UART AC Timing Specifications. For recommended operating conditions, see Table 2-2 | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |----------------------------------------|-----------------------|-----|-----|------|-------| | Outputs-Internal clock delay | <sup>t</sup> HIKHOV | 0 | 11 | ns | (2) | | Outputs–External clock delay | <sup>t</sup> HEKHOV | 1 | 14 | ns | (2) | | Outputs–Internal clock High Impedance | t <sub>HIKHOX</sub> | 0 | 11 | ns | (2) | | Outputs–External clock High Impedance | <sup>t</sup> HEKHOX | 1 | 14 | ns | (2) | | Inputs-Internal clock input setup time | <sup>t</sup> HIIVKH | 10 | _ | ns | _ | | Inputs–External clock input setup time | t <sub>HEIVKH</sub> | 8 | _ | ns | _ | | Inputs–Internal clock input Hold time | t <sub>HIIXKH</sub> | 0 | _ | ns | _ | | Inputs–External clock input hold time | t <sub>HEIXKH</sub> | 1 | _ | ns | _ | Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of $t(f_{irst\ two\ letters\ of\ functional\ block})(signal)(state)}$ for inputs and $t_{first\ two\ letters\ of\ functional\ block})(reference)(state)(signal)(state)}$ for outputs. For example, $t_{HIKHOX}$ symbolizes the outputs internal timing (HI) for the time tserial memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). This figure provides the AC test load. Figure 3-7. AC Test Load These figures represent the AC timing from Table 3-7 and Table 3-8. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the timing with external clock. Figure 3-8. AC Timing (External Clock) Diagram Note: The clock edge is selectable This figure shows the timing with internal clock. Figure 3-9. AC Timing (Internal Clock) Diagram Note: The clock edge is selectable ### 3.3 TDM/SI This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface (TDM/SI). ### 3.3.1 TDM/SI DC Electrical Characteristics This table provides the TDM/SI DC electrical characteristics. **Table 3-9.** TDM/SI DC Electrical Characteristics. For recommended operating conditions, see Table 2-2. | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | v <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | (1) | | Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±50 | μA | (2) | | Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ ) | V <sub>ОН</sub> | 2.4 | - | V | - | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. ### 3.3.2 TDM/SI AC Timing Specifications This table provides the TDM/SI input and output AC timing specifications. **Table 3-10.** TDM/SI AC Timing Specifications<sup>(1)</sup> | Parameter | Symbol <sup>(2)</sup> | Min | Max | Unit | |-----------------------------------------------|-----------------------|-----|-----|------| | TDM/SI outputs–External clock delay | <sup>t</sup> SEKHOV | 2 | 11 | ns | | TDM/SI outputs–External clock High Impedance | t <sub>SEKHOX</sub> | 2 | 10 | ns | | TDM/SI inputs–External clock input setup time | <sup>t</sup> SEIVKH | 5 | _ | ns | | TDM/SI inputs–External clock input hold time | t <sub>SEIXKH</sub> | 2 | _ | ns | Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, tSEKHOX symbolizes the TDM/SI outputs external timing (SE) for the time tTDM/SI memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). This figure provides the AC test load for the TDM/SI. Figure 3-10. TDM/SI AC Test Load This figure represents the AC timing from Table 3-10. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the TDM/SI timing with external clock. Figure 3-11. TDM/SI AC Timing (External Clock) Diagram Note: The clock edge is selectable on TDM/SI ### 3.4 UTOPIA Interface This section describes the DC and AC electrical specifications for the UTOPIA. ### 3.4.1 UTOPIA DC Electrical Characteristics This table provides the DC electrical characteristics for the UTOPIA. Table 3-11. UTOPIA DC Electrical Characteristics. For recommended operating conditions, see Table 2-2. | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | v <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | (1) | | Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μA | (2) | | Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>ОН</sub> | 2.4 | _ | V | _ | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 2-2. 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. ### 3.4.2 UTOPIA AC Timing Specifications This table provides the UTOPIA input and output AC timing specifications. **Table 3-12.** UTOPIA AC Timing Specifications<sup>(1)</sup> | Parameter | Symbol <sup>(2)</sup> | Min | Max | Unit | |---------------------------------------------------|-----------------------|-----|-----|------| | UTOPIA/POS outputs–Internal clock delay | <sup>t</sup> uikhov | 0 | 8 | ns | | UTOPIA/POS outputs–External clock delay | <sup>t</sup> UEKHOV | 1 | 10 | ns | | UTOPIA/POS outputs–Internal clock High Impedance | <sup>t</sup> uikhox | 0 | 8 | ns | | UTOPIA/POS outputs–External clock High Impedance | <sup>t</sup> UEKHOX | 1 | 10 | ns | | UTOPIA/POS inputs–Internal clock input setup time | <sup>t</sup> ulivkh | 6 | _ | ns | | UTOPIA/POS inputs–External clock input setup time | <sup>t</sup> UEIVKH | 4 | _ | ns | | UTOPIA/POS inputs–Internal clock input Hold time | <sup>t</sup> ulixkh | 0 | _ | ns | | UTOPIA/POS inputs–External clock input hold time | <sup>t</sup> UEIXKH | 1 | _ | ns | Notes: 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. 2. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, tUIKHOX symbolizes the UTOPIA/POS outputs internal timing (UI) for the time tUtopia memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). This figure provides the AC test load for the UTOPIA. Figure 3-12. UTOPIA AC Test Load These figures represent the AC timing from Table 3-12. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the UTOPIA timing with external clock. Figure 3-13. UTOPIA AC Timing (External Clock) Diagram This figure shows the UTOPIA timing with internal clock. Figure 3-14. UTOPIA AC Timing (Internal Clock) Diagram ### 3.5 SPI Interface This section describes the SPI DC and AC electrical specifications. ### 3.5.1 SPI DC Electrical Characteristics This table provides the SPI DC electrical characteristics. Table 3-13. SPI DC Electrical Characteristics. For recommended operating conditions, see Table 2-2 | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | In | _ | ±50 | μA | (2) | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>ОН</sub> | 2.4 | _ | V | - | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | <sup>V</sup> OL | _ | 0.4 | V | - | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 2-2. 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. ### 3.5.2 SPI AC Timing Specifications This table and provide the SPI input and output AC timing specifications. **Table 3-14.** SPI AC Timing Specifications. For recommended operating conditions, see Table 2-2. | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |----------------------------------------------------------|-----------------------|-----|-----|------|------| | SPI outputs valid–Master mode (internal clock) delay | t <sub>NIKHOV</sub> | _ | 6 | ns | (2) | | SPI outputs hold–Master mode (internal clock) delay | t <sub>NIKHOX</sub> | 0.5 | _ | ns | (2) | | SPI outputs valid–Slave mode (external clock) delay | <sup>t</sup> NEKHOV | _ | 9 | ns | (2) | | SPI outputs hold–Slave mode (external clock) delay | t <sub>NEKHOX</sub> | 2 | _ | ns | (2) | | SPI inputs–Master mode (internal clock) input setup time | <sup>t</sup> NIIVKH | 4 | _ | ns | _ | | SPI inputs–Master mode (internal clock) input hold time | <sup>t</sup> NIIXKH | 0 | _ | ns | _ | | SPI inputs–Slave mode (external clock) input setup time | <sup>t</sup> NEIVKH | 4 | _ | ns | _ | | SPI inputs–Slave mode (external clock) input hold time | t <sub>NEIXKH</sub> | 2 | _ | ns | _ | 1. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, tNIKHOX symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X). 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. This figure provides the AC test load for the SPI. Figure 3-15. SPI AC Test Load These figures represent the AC timing from Table 2-29. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the SPI timing in slave mode (external clock). Figure 3-16. SPI AC Timing in Slave Mode (External Clock) Diagram Note: The clock edge is selectable on SPI. This figure shows the SPI timing in master mode (internal clock). Figure 3-17. SPI AC Timing in Master Mode (Internal Clock) Diagram Note: The clock edge is selectable on SPI. ### 3.6 **GPIO** This section describes the DC and AC electrical characteristics for the GPIO interface. ### 3.6.1 GPIO DC Electrical Characteristics This table provides the DC electrical characteristics for the GPIO interface when operating from a 3.3 V supply. **Table 3-15.** GPIO DC Electrical Characteristics (3.3 V). For recommended operating conditions, see Table 2-2 | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | v <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±50 | μA | (2) | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | v <sub>он</sub> | 2.4 | - | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 2-2. 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 2-2. ### 3.6.2 GPIO AC Timing Specifications Note: This table provides the GPIO input and output AC timing specifications. Table 3-16. GPIO Input AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Unit | Notes | |----------------------------------|--------------------|-----|------|-------| | GPIO inputs: minimum pulse width | t <sub>PIWID</sub> | 20 | ns | (1) | 1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation. This figure provides the AC test load for the GPIO. Figure 3-18. GPIO AC Test Load #### 4. **THERMAL** This section describes the thermal specifications. #### **Thermal Characteristics** 4.1 This table provides the package thermal characteristics. Table 4-1. **Package Thermal Characteristics** | Parameter | JEDEC Board | Symbol | Value | Unit | Notes | |----------------------------------------|-------------------------|-----------------|-------|------|--------| | Junction-to-ambient Natural Convection | Single layer board (1s) | $R_{\Theta JA}$ | 23 | °C/W | (1)(2) | | Junction-to-ambient Natural Convection | Four layer board (2s2p) | $R_{\Theta JA}$ | 17 | °C/W | (1)(2) | | Junction-to-ambient (at 200 ft/min) | Single layer board (1s) | $R_{\ThetaJA}$ | 18 | °C/W | (1)(2) | | Junction-to-ambient (at 200 ft/min) | Four layer board (2s2p) | $R_{\Theta JA}$ | 14 | °C/W | (1)(2) | | Junction-to-board thermal | - | $R_{\Theta JB}$ | 9 | °C/W | (3) | | Junction-to-case thermal | - | $R_{\Theta JC}$ | 7 | °C/W | (4) | | Junction-to-package top thermal | Natural Convection | $\Psi_{JT}$ | 7 | °C/W | (5) | - Notes: 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-2 and JESD51-6 with the board (JESD51-9) horizontal. - 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 4. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. - 5. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. #### 4.2 **Temperature Diode** The device have a thermal diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as On Semiconductor, NCT1008™). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. The following are the specifications of the P1021 on-board temperature diode: Operating range: 10 - 230 µA Ideality factor over $13.5 - 220 \mu A$ ; $n = 1.006 \pm 0.008$ ### 5. PACKAGE INFORMATION This section provides the package parameters and ordering information. ### 5.1 Package Parameters for the P1021 WB-TePBGA II The package parameters are provided in the following list. The package type is 31 mm × 31 mm, 689 plastic ball grid array (WB-TePBGA II). Package outline 31 mm × 31 mm Interconnects 689 Pitch 1.00 mm Module height 2.0 mm to 2.46 mm (Maximum) Solder Balls 3.5% Ag, 96.5% Sn Ball diameter (typical) 0.60 mm This figure shows the P1021 package. Figure 5-1. P1021 Package ### Notes for Figure 5-1: - 1. All dimensions are in millimeters. - 2. Dimensioning and tolerancing per ASME Y14. 5M-1994. - 3. Maximum solder ball diameter measured parallel to Datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. - 5. Parallelism measurement shall exclude any effect of mark on top surface of package. ### 5.2 Ordering Information This table provides the e2v part numbering nomenclature. Each part number also contains a revision code which refers to the die mask revision number. **Table 5-1.** Part Numbering Nomenclature | P | 1 | 02 or 01 | 1 | t | е | n | dd | r | |-----------------------------|----------|---------------------------------------|------------|--------------------------|----------------------------------------------|-----------------------|----------------------------------------------------------|--------------| | Generation <sup>(1)</sup> | Platform | Number of<br>Cores | Derivative | Temperature<br>Range | Encryption | Package<br>Type | CPU/CCB/DDR<br>Frequency (MHz) | Die Revision | | P(X) <sup>(2)</sup> = 45 nm | 1 | 01 = Single<br>Core 02 =<br>Dual Core | 0-9 | F: -40/125<br>M: -55/125 | E = SEC<br>Present<br>N = SEC Not<br>Present | 4 = Pb<br>2 = Pb free | HF = 800/400/667<br>FF = 667/333/667<br>DF = 533/267/667 | B = 1.1 | Notes: 1. For availability of the different versions, contact your local e2v sales office. - 2. The letter X in the part number designates a "Prototype" product that has not been qualified by e2v. Reliability of a PX part-number is not guaranteed and such part-number shall not be used in Flight Hardware. Product changes may still occur while shipping prototypes. - 3. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. ### 6. REVISION HISTORY This table provides revision history for this document. **Table 6-1.** Document Revision History | Rev. No | Date | Substantive Change(s) | |---------|---------|------------------------------------| | 1158A | 09/2015 | Removed unused package information | | 1158AX | 07/2015 | Initial revision | ### **Table of Contents** | 1 | Pin As | ssignments and Reset States | 3 | |---|--------|---------------------------------------------------------------------------------------------------------------------|----| | | 1.1 | Ball Layout Diagrams | 3 | | | 1.2 | Pinout Assignments | 8 | | 2 | Electr | ical Characteristics | 29 | | | 2.1 | Overall DC Electrical Characteristics | 29 | | | 2.2 | Power Sequencing | 33 | | | 2.3 | Power Down Requirements | 33 | | | 2.4 | RESET Initialization | 34 | | | 2.5 | Power-on Ramp Rate | 34 | | | 2.6 | Power Characteristics | 35 | | | 2.7 | Input Clocks | 37 | | | 2.8 | DDR2 and DDR3 SDRAM | 40 | | | 2.9 | eSPI | 47 | | | 2.10 | DUART | 49 | | | 2.11 | Ethernet: Enhanced Three-Speed Ethernet (eTSEC) (10/100/1000 Mbps): MII/RMII/RGMII/SGMII Electrical Characteristics | 50 | | | 2.12 | USB | 64 | | | 2.13 | Enhanced Local Bus | 67 | | | 2.14 | Enhanced Secure Digital Host Controller (eSDHC) | 70 | | | 2.15 | Programmable Interrupt Controller (PIC) Specifications | 72 | | | 2.16 | JTAG | 73 | | | 2.17 | I <sup>2</sup> C | 75 | | | 2.18 | High-Speed Serial Interfaces (HSSI) | 77 | | | 2.19 | PCI Express | 83 | | 3 | QUIC | C Engine Block Specifications | 87 | | | 3.1 | Ethernet Interface | 87 | | | 3.2 | HDLC, BISYNC, Transparent, and Synchronous UART Interfaces | 91 | | | 3.3 | TDM/SI | 93 | | | 3.4 | UTOPIA Interface | 95 | | | 3.5 | SPI Interface | 97 | | | 3.6 | GPIO | 99 | | 4 | Therr | 100 | | |---|-------|-----------------------------------------------|-----| | | 4.1 | Thermal Characteristics | 100 | | | 4.2 | Temperature Diode | 100 | | 5 | Packa | age Information | 101 | | | 5.1 | Package Parameters for the P1021 WB-TePBGA II | 101 | | | 5.2 | Ordering Information | 103 | | 6 | Revis | sion History | 103 | ### How to reach us Home page: www.e2v.com Sales and Support Offices: **EMEA and India: Regional sales Offices** #### e2v 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com #### e2v 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 mailto: enquiries-fr@e2v.com ### e2v - Germany and Austria only 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 453725 ### **Americas** ### e2v inc 765 Sycamore Drive California 95035 USA Tel: +1 408 737 0992 Fax: +1 408 736 8708 mailto: enquiries-na@e2v.com ### e2v inc 1302 E. Collins Boulevard Suite 200 Richardson, TX 75081, USA Tel: +1 (214) 576 9646 #### e2v inc 520 White Plains Road Suite 450 Tarrytown, NY 10591 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax: +1 (914) 592-5148 mailto: enquiries-na@e2v.com #### **Asia Pacific** #### e2v Unit A, 23/F, @Convoy No. 169 Electric Road North Point Hong Kong Telephone: +852 3679 364 8/9 Fax: +852 3583 1084 mailto: enquiries-ap@e2v.com #### **Product Contact:** ### e2v 4 Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 ### Hotline: mailto: std-hotline@e2v.com Whilst e2v technologies has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v technologies accepts no liability beyond the set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein. e2v technologies (uk) limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU United Kingdom Holding Company: e2v technologies plc Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492 Contact e2v by e-mail: enquiries@e2v.com or visit www.e2v.com for global sales and operations centres.